A Low-Power FPGA Based on Autonomous Fine-Grain Power Gating

被引:30
|
作者
Ishihara, Shota [1 ]
Hariyama, Masanori [1 ]
Kameyama, Michitaka [1 ]
机构
[1] Tohoku Univ, Grad Sch Informat Sci, Sendai, Miyagi 9808579, Japan
关键词
Asynchronous architecture; asynchronous field-programmable gate array (FPGA); level-encoded dual-rail (LEDR) encoding; reconfigurable VLSI; self-timed architecture;
D O I
10.1109/TVLSI.2010.2050500
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a field-programmable gate array (FPGA) based on lookup table level fine-grain power gating with small overheads. The power gating technique implemented in the proposed architecture can directly detect the activity of each look-up-table easily by exploiting features of asynchronous architectures. Moreover, detecting the data arrival in advance prevents the delay increase for waking-up and the power consumption of unnecessary power switching. Since the power gating technique has small overheads, the granularity size of a power-gated domain is as fine as a single two-input and one-output lookup table. The proposed FPGA is fabricated using the ASPLA 90-nm CMOS process with dual threshold voltages. We use an image processing application called "template matching" for evaluation. Since the proposed FPGA is suitable for processing where the workload changes dynamically, an adaptive algorithm where a small computational kernel is employed. Compared to a synchronous FPGA and an asynchronous FPGA without power gating, the power consumption is reduced respectively by 38% and 15% at 85 degrees C.
引用
收藏
页码:1394 / 1406
页数:13
相关论文
共 50 条
  • [21] Asynchronous Fine-Grain Power-Gated Logic
    Chang, Meng-Chou
    Chang, Wei-Hsiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (06) : 1143 - 1153
  • [22] Low-Power FSM Synthesis Based on Automated Power and Clock Gating Technique
    Nag, Abhishek
    Das, Subhajit
    Pradhan, Sambhu Nath
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (05)
  • [23] Asynchronous Fine-Grain Power-Gated Logic
    Karthikeyan, G.
    Manickavasagam, S.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [24] Current-Source-Sharing Differential-Pair Circuits for a Low-Power Fine-Grain Reconfigurable VLSI Architecture
    Bai, Xu
    Kameyama, Michitaka
    2012 42ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL), 2012, : 208 - 213
  • [25] Power-gating techniques for low-power adiabatic circuits
    Hu, Jianping
    Xu, Tiefeng
    Lin, Ping
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2239 - 2243
  • [26] RF Power Gating: A Low-Power Technique for Adaptive Radios
    Pons, Jean-Francois
    Dehaese, Nicolas
    Bourdel, Sylvain
    Gaubert, Jean
    Paille, Bruno
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (04) : 1377 - 1390
  • [27] Design of low-power multiplexers for FPGA
    Li, L. (lilw168@126.com), 1600, Central South University of Technology (45):
  • [28] A low power variable length decoder for MPEG-2 based on nonuniform fine-grain table partitioning
    Cho, SH
    Xanthopoulos, T
    Chandrakasan, AP
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (02) : 249 - 257
  • [29] Low-Power FPGA Based Security System For Cabinet Protection
    Gopikrishna, P. V.
    Kamath, Harsh
    Sogolad, Prasad
    Kulkarni, G. H.
    FIRST INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ENGINEERING, TECHNOLOGY AND SCIENCE - ICETETS 2016, 2016,
  • [30] Adjacent-State Monitoring Based Fine-Grained Power-Gating Scheme for a Low-Power Asynchronous Pipelined System
    Kawano, Takao
    Onizawa, Naoya
    Matsumoto, Atsushi
    Hanyu, Takahiro
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2067 - 2070