A Low-Power FPGA Based on Autonomous Fine-Grain Power Gating

被引:30
|
作者
Ishihara, Shota [1 ]
Hariyama, Masanori [1 ]
Kameyama, Michitaka [1 ]
机构
[1] Tohoku Univ, Grad Sch Informat Sci, Sendai, Miyagi 9808579, Japan
关键词
Asynchronous architecture; asynchronous field-programmable gate array (FPGA); level-encoded dual-rail (LEDR) encoding; reconfigurable VLSI; self-timed architecture;
D O I
10.1109/TVLSI.2010.2050500
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a field-programmable gate array (FPGA) based on lookup table level fine-grain power gating with small overheads. The power gating technique implemented in the proposed architecture can directly detect the activity of each look-up-table easily by exploiting features of asynchronous architectures. Moreover, detecting the data arrival in advance prevents the delay increase for waking-up and the power consumption of unnecessary power switching. Since the power gating technique has small overheads, the granularity size of a power-gated domain is as fine as a single two-input and one-output lookup table. The proposed FPGA is fabricated using the ASPLA 90-nm CMOS process with dual threshold voltages. We use an image processing application called "template matching" for evaluation. Since the proposed FPGA is suitable for processing where the workload changes dynamically, an adaptive algorithm where a small computational kernel is employed. Compared to a synchronous FPGA and an asynchronous FPGA without power gating, the power consumption is reduced respectively by 38% and 15% at 85 degrees C.
引用
收藏
页码:1394 / 1406
页数:13
相关论文
共 50 条
  • [31] Design and Evaluation of a Voltage-Model Current-Mode Hybrid Logic Circuit for a Low-Power Fine-Grain Reconfigurable VLSI
    Bai, Xu
    Kameyama, Michitaka
    2013 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2013, : 384 - 387
  • [32] EVC-based Power Gating Approach to Achieve Low-power and High Performance NoC
    Wang, Peng
    Niknam, Sobhan
    Ma, Sheng
    Wang, Zhiying
    Stefanov, Todor
    2019 22ND EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2019, : 116 - 123
  • [33] Energy-Efficient Nonvolatile Flip-Flop with Subnanosecond Data Backup Time for Fine-Grain Power Gating
    Department of Electrical and Computer Engineering, University of Rochester, Rochester
    NY
    14627, United States
    不详
    NY
    14627, United States
    IEEE Trans. Circuits Syst. Express Briefs, 12 (1154-1158):
  • [34] Energy-Efficient Nonvolatile Flip-Flop With Subnanosecond Data Backup Time for Fine-Grain Power Gating
    Kazemi, Mohammad
    Ipek, Engin
    Friedman, Eby G.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62 (12) : 1154 - 1158
  • [35] State encoding for low-power FSMs in FPGA
    Mengibar, L
    Entrena, L
    Lorenz, MG
    Sánchez-Reillo, R
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 31 - 40
  • [36] Low-Power Programmable FPGA Routing Circuitry
    Anderson, Jason H.
    Najm, Farid N.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (08) : 1048 - 1060
  • [37] A LOW-POWER FPGA IMPLEMENTATION OF EYE TRACKING
    Ando, Tomoaki
    Moshnyaga, Vasily G.
    Hashimoto, Koji
    2012 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2012, : 1573 - 1576
  • [38] A novel low-power FPGA routing switch
    Anderson, JH
    Najm, FN
    PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 719 - 722
  • [39] Implementation of a low-power LVQ architecture on FPGA
    Chalbi, Najoua
    Boubaker, Mohamed
    Bedoui, Mohamed Hedi
    IET CIRCUITS DEVICES & SYSTEMS, 2017, 11 (06) : 597 - 604
  • [40] Reconfigurable embedded MAC core design for low-power coarse-grain FPGA
    Hong, SJ
    Chin, SS
    ELECTRONICS LETTERS, 2003, 39 (07) : 606 - 608