Low-Power Programmable FPGA Routing Circuitry

被引:25
|
作者
Anderson, Jason H. [1 ]
Najm, Farid N. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
Field-programmable gate arrays (FPGAs); interconnect; leakage; optimization; power; DEEP-SUBMICROMETER;
D O I
10.1109/TVLSI.2009.2017443
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We consider circuit techniques for reducing field-programmable gate-array (FPGA) power consumption and propose a family of new FPGA routing switch designs that are programmable to operate in three different modes: high-speed, low-power, or sleep. High-speed mode provides similar power and performance to traditional FPGA routing switches. In low-power mode, speed is curtailed in order to reduce power consumption. Leakage is reduced by 28%-52% in low-power versus high-speed mode, depending on the particular switch design selected. Dynamic power is reduced by 28%-31% in low-power mode. Leakage power in sleep mode, which is suitable for unused routing switches, is 61%-79% lower than in high-speed mode. Each of the proposed switch designs has a different power/area/speed tradeoff. All of the designs require only minor changes to a traditional routing switch and involve relatively small area overhead, making them easy to incorporate into current commercial FPGAs. The applicability of the new switches is motivated through an analysis of timing slack in industrial FPGA designs. It is observed that a considerable fraction of routing switches may be slowed down ( operate in low-power mode), without impacting overall design performance.
引用
收藏
页码:1048 / 1060
页数:13
相关论文
共 50 条
  • [1] Low-power programmable routing circuitry for FPGAs
    Anderson, JH
    Najm, FN
    [J]. ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 602 - 609
  • [2] A novel low-power FPGA routing switch
    Anderson, JH
    Najm, FN
    [J]. PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 719 - 722
  • [3] Heterogeneous routing architecture for low-power FPGA fabric
    Rahman, A
    Das, S
    Tuan, T
    Rahut, A
    [J]. CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 183 - 186
  • [4] Low-power FPGA using partially low swing routing architecture
    Matsumoto, Y
    Masaki, A
    [J]. ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 2005, 88 (11): : 11 - 19
  • [5] Programmable Wireless Sensor Node Featuring Low-power FPGA and Microcontroller
    Yamaguchi, Shoichi
    Miyazaki, Toshiaki
    Kitamichi, Junji
    Guo, Song
    Tsukahara, Tsuneo
    Hayashi, Takafumi
    [J]. 2013 INTERNATIONAL JOINT CONFERENCE ON AWARENESS SCIENCE AND TECHNOLOGY & UBI-MEDIA COMPUTING (ICAST-UMEDIA), 2013, : 596 - 600
  • [6] A Low-Power Field-Programmable Gate Array Routing Fabric
    Lin, Mingjie
    El Gamal, Abbas
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (10) : 1481 - 1494
  • [7] Design of FPGA's High-speed and Low-power Programmable Interconnect
    Chen, Weitong
    Li, Lei
    Lu, Peng
    Lai, Jinmei
    [J]. 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 707 - 709
  • [8] Low-Power FPGA Routing Switches Using Adaptive Body Biasing Technique
    Leming, George V.
    Nepal, Kundan
    [J]. 2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 447 - 450
  • [9] Low-power programmable signal processing
    Hasler, P
    [J]. FIFTH INTERNATIONAL WORKSHOP ON SYSTEM-ON-CHIP FOR REAL-TIME APPLICATIONS, PROCEEDINGS, 2005, : 413 - 418
  • [10] LOW-POWER PWM WITH PROGRAMMABLE SHUTDOWN
    不详
    [J]. ELECTRONICS WORLD & WIRELESS WORLD, 1994, (1701): : 651 - 651