Low-Power Programmable FPGA Routing Circuitry

被引:25
|
作者
Anderson, Jason H. [1 ]
Najm, Farid N. [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
关键词
Field-programmable gate arrays (FPGAs); interconnect; leakage; optimization; power; DEEP-SUBMICROMETER;
D O I
10.1109/TVLSI.2009.2017443
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We consider circuit techniques for reducing field-programmable gate-array (FPGA) power consumption and propose a family of new FPGA routing switch designs that are programmable to operate in three different modes: high-speed, low-power, or sleep. High-speed mode provides similar power and performance to traditional FPGA routing switches. In low-power mode, speed is curtailed in order to reduce power consumption. Leakage is reduced by 28%-52% in low-power versus high-speed mode, depending on the particular switch design selected. Dynamic power is reduced by 28%-31% in low-power mode. Leakage power in sleep mode, which is suitable for unused routing switches, is 61%-79% lower than in high-speed mode. Each of the proposed switch designs has a different power/area/speed tradeoff. All of the designs require only minor changes to a traditional routing switch and involve relatively small area overhead, making them easy to incorporate into current commercial FPGAs. The applicability of the new switches is motivated through an analysis of timing slack in industrial FPGA designs. It is observed that a considerable fraction of routing switches may be slowed down ( operate in low-power mode), without impacting overall design performance.
引用
收藏
页码:1048 / 1060
页数:13
相关论文
共 50 条
  • [31] Low-voltage low-power CMOS IF programmable gain amplifier
    Calvo, B.
    Celma, S.
    Sanz, M. T.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 276 - +
  • [32] Low-Power SDR Design on an FPGA for Intersatellite Communications
    Cai, Xin
    Zhou, Mingda
    Xia, Tian
    Fong, Wai H.
    Lee, Wing-Tsz
    Huang, Xinming
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (11) : 2419 - 2430
  • [33] Elliptic Curve Cryptography on FPGA for Low-Power Applications
    Keller, Maurice
    Byrne, Andrew
    Marnane, William P.
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2009, 2 (01)
  • [34] A low-power Wave Union TDC implemented in FPGA
    Wu, J.
    Shi, Y.
    Zhu, D.
    JOURNAL OF INSTRUMENTATION, 2012, 7
  • [35] Revisiting HyperDimensional Learning for FPGA and Low-Power Architectures
    Imani, Mohsen
    Zou, Zhuowen
    Bosch, Samuel
    Rao, Sanjay Anantha
    Salamat, Sahand
    Kumar, Venkatesh
    Kim, Yeseong
    Rosing, Tajana
    2021 27TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH-PERFORMANCE COMPUTER ARCHITECTURE (HPCA 2021), 2021, : 221 - 234
  • [36] Glitch minimization and low power FPGA routing algorithm
    Huang, Juan
    Yang, Haigang
    Li, Wei
    Tan, Yitao
    Cui, Xiuhai
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2010, 22 (10): : 1664 - 1670
  • [37] Nonvolatile Programmable Switch With Adjacently Integrated Flash Memory and CMOS Logic for Low-Power and High-Speed FPGA
    Zaitsu, Koichiro
    Tatsumura, Kosuke
    Matsumoto, Mari
    Oda, Masato
    Yasuda, Shinichi
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (12) : 4009 - 4014
  • [38] Survey on Routing Protocol for Low-Power and Lossy Networks
    Gadde, Deepak
    Chaudhari, M. S.
    2015 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2015, : 614 - 618
  • [39] Low-Power Race-Free Programmable Logic Arrays
    Samson, Giby
    Clark, Lawrence T.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) : 935 - 946
  • [40] A low-power technique for pipelined ADCs with programmable gain amplification
    Okura, Tetsuro
    Okura, Shunsuke
    Matsuoka, Toshimasa
    Taniguchi, Kenji
    IEICE ELECTRONICS EXPRESS, 2013, 10 (01):