Read/write margin enhanced 10T SRAM for low voltage application

被引:5
|
作者
Peng, Chunyu [1 ]
Guan, Lijun [1 ]
Lu, Wenjuan [1 ]
Wu, Xiulong [1 ]
Ji, Xincun [2 ]
机构
[1] Anhui Univ, Sch Elect & Informat Engn, Hefei 230601, Peoples R China
[2] Nanjing Univ Posts & Telecommun, Coll Elect Sci & Engn, Nanjing 210001, Jiangsu, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2016年 / 13卷 / 12期
基金
中国国家自然科学基金;
关键词
SRAM; low voltage; SNM; VDDmin; process variations; failure probability; CELL; ROBUST;
D O I
10.1587/elex.13.20160382
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The static random access memory (SRAM) is indispensable for high performance applications. With technology scaling, the device size as well as the operation supply voltage (VDD) is reduced. However, with the supply voltage decreasing, the performance of the conventional 6T SRAM is deteriorated seriously. In this letter, a symmetrical 10T SRAM with dramatically improved read stability and write ability is proposed. The simulation results indicate that, compared with the conventional 6T SRAM, the read static noise margin (RSNM) and write margin (WM) of the proposed 10T SRAM achieve 2.43x and 4.51x improvement, respectively, at a 0.8V supply voltage in SMIC 65 nm technology. As a result, lower failure probability in access operations is expected. Moreover, the minimum supply voltage (VDDmin) of the proposed 10T SRAM achieves similar to 0.32x compared with that of conventional 6T cell. Additionally, it also shows a better tolerance to the varying process variations.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] A Subthreshold 10T SRAM Cell With Enhanced Read and Write Operations
    Zhang, Jiubai
    Wu, Xiaoqing
    Yi, Xilin
    Lv, Jiaxun
    He, Yajuan
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [2] Design of 10T SRAM cell with improved read performance and expanded write margin
    Sachdeva, Ashish
    Tomar, V. K.
    [J]. IET CIRCUITS DEVICES & SYSTEMS, 2021, 15 (01) : 42 - 64
  • [3] Design of 10T SRAM cell with improved read performance and expanded write margin
    Sachdeva, Ashish
    Tomar, V.K.
    [J]. IET Circuits, Devices and Systems, 2021, 15 (01): : 42 - 64
  • [4] Characterization of a Novel 10T Low-Voltage SRAM Cell With High Read and Write Margin for 20nm FinFET Technology
    Limachia, Mitesh
    Viramgama, Pathik
    Thakker, Rajesh
    Kothari, Nikhil
    [J]. 2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 309 - 314
  • [5] A Disturb-Free 10T SRAM Cell with High Read Stability and Write Ability for Ultra-Low Voltage Operations
    Zhang, Jiubai
    He, Yajuan
    Wu, Xiaoqing
    Zhang, Bo
    [J]. 2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 305 - 308
  • [6] A New 10T SRAM Cell with Improved Read/Write Margin and no Half Select Disturb for Bit-interleaving Architecture
    Zhou, Honggang
    Song, Qiang
    Peng, Chunyu
    Tan, Shoubiao
    [J]. INFORMATION TECHNOLOGY APPLICATIONS IN INDUSTRY, PTS 1-4, 2013, 263-266 : 9 - 14
  • [7] Sub-threshold 10T SRAM bit cell with read/write XY selection
    Feki, Anis
    Allard, Bruno
    Turgis, David
    Lafont, Jean-Christophe
    Drissi, Faress Tissafi
    Abouzeid, Fady
    Haendler, Sebastien
    [J]. SOLID-STATE ELECTRONICS, 2015, 106 : 1 - 11
  • [8] Self Timed SRAM Array with Enhanced low voltage Read and Write Capability
    Vernekar, Prasad
    Kumar, Nithin Y. B.
    Vasantha, M. H.
    [J]. 2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019), 2019, : 629 - 633
  • [9] A 10T SRAM cell with Enhanced Read sensing margin and Weak NMOS Keeper for Large Signal Sensing to Improve VDDMIN
    Siddiqui, M. Sultan M.
    Sharma, Sudhir Kumar
    Porwal, Saurabh
    Pannalal, Khatik Bhagvan
    Kumar, Sudhir
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [10] A new low-power 10T SRAM cell with improved read SNM
    Pasandi, Ghasem
    Jafari, Mohsen
    Imani, Mohsen
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (10) : 1621 - 1633