共 50 条
- [1] A Subthreshold 10T SRAM Cell With Enhanced Read and Write Operations [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
- [3] Design of 10T SRAM cell with improved read performance and expanded write margin [J]. IET Circuits, Devices and Systems, 2021, 15 (01): : 42 - 64
- [4] Characterization of a Novel 10T Low-Voltage SRAM Cell With High Read and Write Margin for 20nm FinFET Technology [J]. 2017 30TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2017 16TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID 2017), 2017, : 309 - 314
- [5] A Disturb-Free 10T SRAM Cell with High Read Stability and Write Ability for Ultra-Low Voltage Operations [J]. 2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 305 - 308
- [6] A New 10T SRAM Cell with Improved Read/Write Margin and no Half Select Disturb for Bit-interleaving Architecture [J]. INFORMATION TECHNOLOGY APPLICATIONS IN INDUSTRY, PTS 1-4, 2013, 263-266 : 9 - 14
- [8] Self Timed SRAM Array with Enhanced low voltage Read and Write Capability [J]. 2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019), 2019, : 629 - 633
- [9] A 10T SRAM cell with Enhanced Read sensing margin and Weak NMOS Keeper for Large Signal Sensing to Improve VDDMIN [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
- [10] A new low-power 10T SRAM cell with improved read SNM [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (10) : 1621 - 1633