Submicron CMOS transient test structure for low power VLSI

被引:0
|
作者
Lee, M
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A process patterning test structure with analog and digital circuits which contain various gate-width(W-G) and gate-length(L-G) combination is designed and fabricated for transient/AC performance verifications. Ultra-low power was observed from arrow gate-width and larger drain length test structure with same gate-length at various voltages, resulting in 10nA at 1v and 0.15mA at 5v for a W-G/L-G = 1 mu m/20 mu m CMOS ring oscillator because of high threshold voltage and low sleep-mode control though speed tradeoff due to low threshold voltage and high sleep-mode control is insignificant. Hence narrow, but properly optimized gate-width, and large drain length test structure at designated CMOS technology is promising for upcoming VLSI/USLI analog/digital low power designs.
引用
收藏
页码:759 / 762
页数:4
相关论文
共 50 条
  • [21] Low-power, high-speed CMOS VLSI design
    Kuroda, T
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 310 - 315
  • [22] Low power CMOS VLSI multiplexed amplifier for silicon strip detectors
    Allport, P.P.
    Seller, P.
    Tyndel, M.
    Nuclear instruments and methods in physics research, 1988, 273 (2-3): : 630 - 635
  • [23] A fast, low-power logarithm approximation with CMOS VLSI implementation
    SanGregory, SL
    Brothers, C
    Gallagher, D
    Siferd, R
    42ND MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, VOLS 1 AND 2, 1999, : 388 - 391
  • [24] CMOS VLSI SINGLE EVENT TRANSIENT CHARACTERIZATION
    HEILEMAN, SJ
    EISENSTADT, WR
    FOX, RM
    WAGNER, RS
    BORDES, N
    BRADLEY, JM
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1989, 36 (06) : 2287 - 2291
  • [25] A multi-mode power Gating structure for low-voltage deep-submicron CMOS ICs
    Kim, Suhwan
    Kosonocky, Stephen V.
    Knebel, Daniel R.
    Stawiasz, Kevin
    Papaefthymiou, Marios C.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2007, 54 (07) : 586 - 590
  • [26] A new static high fan-in OR-NOR gate structure suitable for low power CMOS VLSI
    Kheradmand-Boroujeni, B
    Afzali-Kusha, A
    17TH ICM 2005: 2005 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2005, : 102 - 105
  • [27] Adaptive Thermal Monitoring of Deep-Submicron CMOS VLSI Circuits
    Zjajo, Amir
    van der Meijs, Nick
    van Leuken, Rene
    JOURNAL OF LOW POWER ELECTRONICS, 2013, 9 (04) : 403 - 413
  • [28] USE OF THIN TISI2 SALICIDES FOR SUBMICRON VLSI CMOS
    MOY, D
    BASAVAIAH, S
    WANG, LK
    DHEURLE, F
    WETZEL, J
    BRODSKY, S
    VOLANT, R
    PROTSCHKA, H
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1987, 134 (03) : C118 - C118
  • [29] Whole-chip ESD protection design for submicron CMOS VLSI
    Ker, MD
    Liu, SC
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1920 - 1923
  • [30] Low power test application with selective compaction in VLSI designs
    Czysz, D.
    Rajski, J.
    Tyszer, J.
    PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012, 2012,