Submicron CMOS transient test structure for low power VLSI

被引:0
|
作者
Lee, M
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A process patterning test structure with analog and digital circuits which contain various gate-width(W-G) and gate-length(L-G) combination is designed and fabricated for transient/AC performance verifications. Ultra-low power was observed from arrow gate-width and larger drain length test structure with same gate-length at various voltages, resulting in 10nA at 1v and 0.15mA at 5v for a W-G/L-G = 1 mu m/20 mu m CMOS ring oscillator because of high threshold voltage and low sleep-mode control though speed tradeoff due to low threshold voltage and high sleep-mode control is insignificant. Hence narrow, but properly optimized gate-width, and large drain length test structure at designated CMOS technology is promising for upcoming VLSI/USLI analog/digital low power designs.
引用
收藏
页码:759 / 762
页数:4
相关论文
共 50 条
  • [41] Low power domino logic circuits in deep-submicron technology using CMOS
    Garg, Sandeep
    Gupta, Tarun Kumar
    ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2018, 21 (04): : 625 - 638
  • [42] An efficient test-data compaction for low power VLSI testing
    Wu, Po-Han
    Chen, Tsung-Tang
    Li, Wei-Lin
    Rau, Jiann-Chyi
    2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY, 2008, : 237 - 241
  • [43] A low-power correlation-derivative CMOS VLSI circuit for bearing estimation
    Julián, P
    Andreou, AG
    Goldberg, DH
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (02) : 207 - 212
  • [44] A low-power CMOS VLSI circuit for signal conditioning in integrated capacitive sensors
    Dimitropoulos, PD
    Nikolaidis, SP
    Karampatzakis, DP
    Stamoulis, GI
    PROCEEDINGS OF THE IEEE SENSORS 2004, VOLS 1-3, 2004, : 202 - 205
  • [45] A Low Power CMOS Voltage Mode SRAM Cell for High Speed VLSI Design
    Upadhyay, Prashant
    Kar, R.
    Mandal, D.
    Ghoshal, S. P.
    2012 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2012, : 25 - 28
  • [46] LOW-TEMPERATURE CMOS VLSI TECHNOLOGIES
    WILCZYNSKI, J
    VLSI AND COMPUTER PERIPHERALS: VLSI AND MICROELECTRONIC APPLICATIONS IN INTELLIGENT PERIPHERALS AND THEIR INTERCONNECTION NETWORKS, 1989, : E73 - E78
  • [47] Noise margin constraints for interconnectivity in deep submicron low power and mixed-signal VLSI circuits
    Zheng, LR
    Tenhunen, H
    20TH ANNIVERSARY CONFERENCE ON ADVANCED RESEARCH IN VLSI, PROCEEDINGS, 1999, : 123 - 136
  • [48] Deep submicron CMOS for millimeter wave power applications
    Ferndahl, Mattias
    Nemati, Hossein
    Parvais, Bertrand
    Zirath, Herbert
    Decoutere, Stefaan
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2008, 18 (05) : 329 - 331
  • [49] Deep-submicron CMOS technologies for low-power and high-performance operation
    Deura, Manabu
    Nara, Yasuo
    Yamazaki, Tatsuya
    Gotoh, Kenichi
    Ohtake, Fumio
    Kurata, Hajime
    Sugii, Toshihiro
    Electronics and Communications in Japan, Part II: Electronics (English translation of Denshi Tsushin Gakkai Ronbunshi), 1996, 79 (11): : 1 - 9
  • [50] Analog device design for low power mixed mode applications in deep submicron CMOS technology
    Deshpande, HV
    Cheng, BH
    Woo, JCS
    IEEE ELECTRON DEVICE LETTERS, 2001, 22 (12) : 588 - 590