Submicron CMOS transient test structure for low power VLSI

被引:0
|
作者
Lee, M
机构
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A process patterning test structure with analog and digital circuits which contain various gate-width(W-G) and gate-length(L-G) combination is designed and fabricated for transient/AC performance verifications. Ultra-low power was observed from arrow gate-width and larger drain length test structure with same gate-length at various voltages, resulting in 10nA at 1v and 0.15mA at 5v for a W-G/L-G = 1 mu m/20 mu m CMOS ring oscillator because of high threshold voltage and low sleep-mode control though speed tradeoff due to low threshold voltage and high sleep-mode control is insignificant. Hence narrow, but properly optimized gate-width, and large drain length test structure at designated CMOS technology is promising for upcoming VLSI/USLI analog/digital low power designs.
引用
收藏
页码:759 / 762
页数:4
相关论文
共 50 条
  • [31] High density capacitance structures in submicron CMOS for low power RF applications
    Sowlati, T
    Vathulya, V
    Leenaerts, D
    ISLPED'01: PROCEEDINGS OF THE 2001 INTERNATIONAL SYMPOSIUM ON LOWPOWER ELECTRONICS AND DESIGN, 2001, : 243 - 246
  • [32] TRANSIENT ANALYSIS OF SUBMICRON CMOS LATCHUP WITH A PHYSICAL CRITERION
    KER, MD
    WU, CY
    SOLID-STATE ELECTRONICS, 1994, 37 (02) : 255 - 273
  • [33] High Performance and Low Power ONOFIC Approach for VLSI CMOS Circuits Design
    Chavan, Umesh Jeevalu
    Patil, Siddarama R.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 426 - 429
  • [34] Design Methodologies and Circuit Optimization Techniques for Low Power CMOS VLSI Design
    Geetha, B. T.
    Padmavathi, B.
    Perumal, V
    2017 IEEE INTERNATIONAL CONFERENCE ON POWER, CONTROL, SIGNALS AND INSTRUMENTATION ENGINEERING (ICPCSI), 2017, : 1759 - 1763
  • [35] Low-power CMOS circuits for analog VLSI programmable neural networks
    El-Soud, MAA
    AbdelRassoul, RA
    Soliman, HH
    El-Ghanam, LM
    ICM 2003: PROCEEDINGS OF THE 15TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2003, : 14 - 17
  • [36] Design of Ultra-low Power CMOS Cells for Temperature Sensors in VLSI
    Nath, V.
    Kumari, Ruchika
    Das, B. N.
    Gupta, R. N.
    Singh, L. K.
    Yadav, K. S.
    Jeong, Taikyeong Ted
    2009 INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN ELECTRONIC AND PHOTONIC DEVICES AND SYSTEMS (ELECTRO-2009), 2009, : 116 - +
  • [37] A LOW-POWER CMOS VLSI MULTIPLEXED AMPLIFIER FOR SILICON STRIP DETECTORS
    ALLPORT, PP
    SELLER, P
    TYNDEL, M
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1988, 273 (2-3): : 630 - 635
  • [38] THE VLSI CONTROL STRUCTURE OF A CMOS MICROCOMPUTER
    MAEJIMA, H
    KATSURA, K
    NAKAMURA, H
    KIHARA, T
    IEEE MICRO, 1983, 3 (06) : 9 - 16
  • [39] Complementary-LVTSCR ESD protection circuit for submicron CMOS VLSI/ULSI
    Ker, MD
    Wu, CY
    Chang, HH
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1996, 43 (04) : 588 - 598
  • [40] Estimation of maximum power in CMOS VLSI circuit
    Li, F
    Zhao, WQ
    Tang, PS
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN & COMPUTER GRAPHICS, 1999, : 375 - 379