Subnanosecond time-to-digital converter implemented in a Kintex-7 FPGA

被引:12
|
作者
Sano, Y. [1 ]
Horii, Y. [1 ]
Ikeno, M. [2 ]
Sasaki, O. [2 ]
Tomoto, M. [1 ]
Uchida, T. [2 ]
机构
[1] Nagoya Univ, Chikusa Ku, Nagoya, Aichi 4648602, Japan
[2] High Energy Accelerator Res Org KEK, Tsukuba, Ibaraki 3050801, Japan
关键词
Time-to-digital converter; Field-programmable gate array;
D O I
10.1016/j.nima.2017.08.038
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Time-to-digital converters (TDCs) are used in various fields, including high-energy physics. One advantage of implementing TDCs in field-programmable gate arrays (FPGAs) is the flexibility on the modification of the logics, which is useful to cope with the changes in the experimental conditions. Recent FPGAs make it possible to implement TDCs with a time resolution less than 10 ps. On the other hand, various drift chambers require a time resolution of O(0.1) ns, and a simple and easy-to-implement TDC is useful for a robust operation. Herein an eight-channel TDC with a variable bin size down to 0.28 ns is implemented in a Xilinx Kintex-7 FPGA and tested. The TDC is based on a multisampling scheme with quad phase clocks synchronised with an external reference clock. Calibration of the bin size is unnecessary if a stable reference clock is available, which is common in high-energy physics experiments. Depending on the channel, the standard deviation of the differential nonlinearity for a 0.28 ns bin size is 0.13-0.31. The performance has a negligible dependence on the temperature. The power consumption and the potential to extend the number of channels are also discussed. (C) 2017 Elsevier B.V. All rights reserved.
引用
收藏
页码:50 / 56
页数:7
相关论文
共 50 条
  • [31] Very High-Performance 24-Channels Time-to-Digital Converter in Xilinx 20-nm Kintex UltraScale FPGA
    Lusardi, N.
    Garzetti, F.
    Corna, N.
    De Marco, R.
    Geraci, A.
    2019 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2019,
  • [32] A 19 ps Precision and 170 M Samples/s Time-to-Digital Converter Implemented in FPGA with Online Calibration
    Zhang, Mengdi
    Zhao, Ye
    Han, Zhengsheng
    Zhao, Fazhan
    APPLIED SCIENCES-BASEL, 2022, 12 (07):
  • [33] TIME-TO-DIGITAL CONVERTER
    POZAR, F
    NUCLEAR INSTRUMENTS & METHODS, 1969, 74 (02): : 315 - &
  • [34] An 8.8 ps RMS Resolution Time-To-Digital Converter Implemented in a 60 nm FPGA with Real-Time Temperature Correction
    Song, Zhipeng
    Zhao, Zhixiang
    Yu, Hongsen
    Yang, Jingwu
    Zhang, Xi
    Sui, Tengjie
    Xu, Jianfeng
    Xie, Siwei
    Huang, Qiu
    Peng, Qiyu
    SENSORS, 2020, 20 (08)
  • [35] Design of Lightning Acquisition And Smart Triggering Using Kintex-7 FPGA And NI cRIO
    Devakumar, Harshit
    Panse, M. S.
    Khandare, Ajay
    Mayekar, Miheer
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 1429 - 1435
  • [36] Soft error rate estimations of the Kintex-7 FPGA within the ATLAS Liquid Argon (LAr) Calorimeter
    Wirthlin, M. J.
    Takai, H.
    Harding, A.
    JOURNAL OF INSTRUMENTATION, 2014, 9
  • [37] A Nonlinearity Minimization-Oriented Resource-Saving Time-to-Digital Converter Implemented in a 28 nm Xilinx FPGA
    Wang, Yonggang
    Liu, Chong
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2015, 62 (05) : 2003 - 2009
  • [38] High-resolution multichannel Time-to-Digital Converter core implemented in FPGA for ToF measurements in SiPM-PET
    Torres, J.
    Aguilar, A.
    Garcia-Olcina, R.
    Martos, J.
    Soret, J.
    Gonzalez, A. J.
    Conde, P.
    Hernandez, L.
    Sanchez, F.
    Benlloch, J. M.
    2013 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2013,
  • [39] A 2.3-ps RMS Resolution Time-to-Digital Converter Implemented in a Low-Cost Cyclone V FPGA
    Sui, Tengjie
    Zhao, Zhixiang
    Xie, Siwei
    Xie, Yangze
    Zhao, Yanyan
    Huang, Qiu
    Xu, Jianfeng
    Peng, Qiyu
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2019, 68 (10) : 3647 - 3660
  • [40] A Self-Timed Ring Based Time-to-Digital Converter on FPGA
    Zhang, Minmin
    Jiang, Jianfei
    Wang, Qin
    Huang, Jia
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 980 - 982