共 50 条
- [2] A 6.6 ps RMS resolution time-to-digital converter using interleaved sampling method in a 28 nm FPGA [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 2019, 90 (04):
- [4] A 20-ps Temperature Compensated Time-to-Digital Converter (TDC) Implemented in FPGA [J]. 2013 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2013,
- [5] A 23ps Resolution Time-to-Digital Converter Implemented on Low-Cost FPGA Platform [J]. 2015 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2015,
- [6] A multichannel time-to-digital converter ASIC with better than 3 ps RMS time resolution [J]. JOURNAL OF INSTRUMENTATION, 2014, 9
- [8] A novel synchronizer for a 17.9ps Nutt Time-to-Digital Converter implemented on FPGA [J]. 2018 AEIT INTERNATIONAL ANNUAL CONFERENCE, 2018,
- [10] Digital-to-Time Converter with 3.93 ps Resolution Implemented on FPGA Chips [J]. IEEE ACCESS, 2017, 5 : 6842 - 6848