An 8.8 ps RMS Resolution Time-To-Digital Converter Implemented in a 60 nm FPGA with Real-Time Temperature Correction

被引:13
|
作者
Song, Zhipeng [1 ]
Zhao, Zhixiang [2 ]
Yu, Hongsen [1 ]
Yang, Jingwu [1 ]
Zhang, Xi [1 ]
Sui, Tengjie [1 ]
Xu, Jianfeng [1 ]
Xie, Siwei [3 ]
Huang, Qiu [2 ]
Peng, Qiyu [4 ]
机构
[1] Huazhong Univ Sci & Technol, Sch Mech Sci & Engn, State Key Lab Digital Mfg Equipment & Technol, Wuhan 430074, Peoples R China
[2] Shanghai Jiao Tong Univ, Sch Biomed Engn, Shanghai 200000, Peoples R China
[3] Pitech Co, Shenzhen 518000, Peoples R China
[4] Lawrence Berkeley Natl Lab, Dept Mol Biophys & Integrated Bioimaging, Berkeley, CA 94720 USA
基金
中国国家自然科学基金;
关键词
time-to-digital converter (TDC); field-programmable gate arrays (FPGA); non-uniform multiphase (NUMP) method; temperature correction; TDC;
D O I
10.3390/s20082172
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This paper presented a non-uniform multiphase (NUMP) time-to-digital converter (TDC) implemented in a field-programmable gate array (FPGA) with real-time automatic temperature compensation. NUMP-TDC is a novel, low-cost, high-performance TDC that has achieved an excellent performance in Altera Cyclone V FPGA. The root mean square (RMS) for the intrinsic timing resolution was 2.3 ps. However, the propagation delays in the delay chain of some FPGAs (for example, the Altera Cyclone 10 LP) vary significantly as the temperature changes. Thus, the timing performances of NUMP-TDCs implemented in those FPGAs are significantly impacted by temperature fluctuations. In this study, a simple method was developed to monitor variations in propagation delays using two registers deployed at both ends of the delay chain and compensate for changes in propagation delay using a look-up table (LUT). When the variations exceeded a certain threshold, the LUT for the delay correction was updated, and a bin-by-bin correction was launched. Using this correction approach, a resolution of 8.8 ps RMS over a wide temperature range (5 degrees C to 80 degrees C) had been achieved in a NUMP-TDC implemented in a Cyclone 10 LP FPGA.
引用
收藏
页数:21
相关论文
共 50 条
  • [1] A Low Temperature Coefficient Time-to-Digital Converter with 1.3 ps Resolution Implemented in a 28 nm FPGA
    Mao, Xiangyu
    Yang, Fei
    Wei, Fang
    Shi, Jiawen
    Cai, Jian
    Cai, Haiwen
    [J]. SENSORS, 2022, 22 (06)
  • [2] A 6.6 ps RMS resolution time-to-digital converter using interleaved sampling method in a 28 nm FPGA
    Xia, Haojie
    Cao, Guiping
    Dong, Ning
    [J]. REVIEW OF SCIENTIFIC INSTRUMENTS, 2019, 90 (04):
  • [3] A 2.3-ps RMS Resolution Time-to-Digital Converter Implemented in a Low-Cost Cyclone V FPGA
    Sui, Tengjie
    Zhao, Zhixiang
    Xie, Siwei
    Xie, Yangze
    Zhao, Yanyan
    Huang, Qiu
    Xu, Jianfeng
    Peng, Qiyu
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2019, 68 (10) : 3647 - 3660
  • [4] A 20-ps Temperature Compensated Time-to-Digital Converter (TDC) Implemented in FPGA
    Pan, Weibin
    Gong, Guanghua
    Li, Hongming
    Li, Jianmin
    [J]. 2013 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2013,
  • [5] A 23ps Resolution Time-to-Digital Converter Implemented on Low-Cost FPGA Platform
    Abbas, Mohamed
    Khalil, Kasem
    [J]. 2015 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2015,
  • [6] A multichannel time-to-digital converter ASIC with better than 3 ps RMS time resolution
    Perktold, L.
    Christiansen, J.
    [J]. JOURNAL OF INSTRUMENTATION, 2014, 9
  • [7] A 4.2 ps Time-Interval RMS Resolution Time-to-Digital Converter Using a Bin Decimation Method in an UltraScale FPGA
    Wang, Yonggang
    Liu, Chong
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2016, 63 (05) : 2632 - 2638
  • [8] A novel synchronizer for a 17.9ps Nutt Time-to-Digital Converter implemented on FPGA
    Machado, Rui
    Rocha, Luis A.
    Cabral, Jorge
    [J]. 2018 AEIT INTERNATIONAL ANNUAL CONFERENCE, 2018,
  • [9] A 20-ps Time-to-Digital Converter (TDC) Implemented in Field-Programmable Gate Array (FPGA) with Automatic Temperature Correction
    Pan, Weibin
    Gong, Guanghua
    Li, Jianmin
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (03) : 1468 - 1473
  • [10] Digital-to-Time Converter with 3.93 ps Resolution Implemented on FPGA Chips
    Zhang, Min
    Wang, Hai
    Liu, Yan
    [J]. IEEE ACCESS, 2017, 5 : 6842 - 6848