Subnanosecond time-to-digital converter implemented in a Kintex-7 FPGA

被引:12
|
作者
Sano, Y. [1 ]
Horii, Y. [1 ]
Ikeno, M. [2 ]
Sasaki, O. [2 ]
Tomoto, M. [1 ]
Uchida, T. [2 ]
机构
[1] Nagoya Univ, Chikusa Ku, Nagoya, Aichi 4648602, Japan
[2] High Energy Accelerator Res Org KEK, Tsukuba, Ibaraki 3050801, Japan
关键词
Time-to-digital converter; Field-programmable gate array;
D O I
10.1016/j.nima.2017.08.038
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Time-to-digital converters (TDCs) are used in various fields, including high-energy physics. One advantage of implementing TDCs in field-programmable gate arrays (FPGAs) is the flexibility on the modification of the logics, which is useful to cope with the changes in the experimental conditions. Recent FPGAs make it possible to implement TDCs with a time resolution less than 10 ps. On the other hand, various drift chambers require a time resolution of O(0.1) ns, and a simple and easy-to-implement TDC is useful for a robust operation. Herein an eight-channel TDC with a variable bin size down to 0.28 ns is implemented in a Xilinx Kintex-7 FPGA and tested. The TDC is based on a multisampling scheme with quad phase clocks synchronised with an external reference clock. Calibration of the bin size is unnecessary if a stable reference clock is available, which is common in high-energy physics experiments. Depending on the channel, the standard deviation of the differential nonlinearity for a 0.28 ns bin size is 0.13-0.31. The performance has a negligible dependence on the temperature. The power consumption and the potential to extend the number of channels are also discussed. (C) 2017 Elsevier B.V. All rights reserved.
引用
收藏
页码:50 / 56
页数:7
相关论文
共 50 条
  • [41] Time-to-Digital Converter IP-Core for FPGA at State of the Art
    Garzetti, Fabio
    Corna, Nicola
    Lusardi, Nicola
    Geraci, Angelo
    IEEE ACCESS, 2021, 9 : 85515 - 85528
  • [42] Time-to-Digital Converter Architecture with Residue Arithmetic and its FPGA Implementation
    Li, Congbing
    Katoh, Kentaroh
    Wang, Junshan
    Wu, Shu
    Mohyar, Shaiful Nizam
    Kobayashi, Haruo
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 104 - 105
  • [43] An FPGA-Based Time-to-Digital Converter with Online Calibration Methodology
    Jia, Zhengsen
    Wang, Yuzhuo
    Ding, Jie
    Xu, Qian
    Zhu, Yadongyang
    2024 CONFERENCE ON PRECISION ELECTROMAGNETIC MEASUREMENTS, CPEM 2024, 2024,
  • [44] A Highly Linear and Flexible FPGA-Based Time-to-Digital Converter
    Hua, Yuanyuan
    Chitnis, Danial
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2022, 69 (12) : 13744 - 13753
  • [45] A Multi-Channel FPGA-Based Time-to-Digital Converter
    Hsu, Ling-Yun
    Huang, Jiun-Lang
    PROCEEDINGS OF THE 2016 IEEE 21ST INTERNATIONAL MIXED-SIGNALS TEST WORKSHOP (IMSTW), 2016,
  • [46] Proton-induced single-event effects on 28 nm Kintex-7 FPGA
    Wang, Zibo
    Chen, Wei
    Yao, Zhibin
    Zhang, Fengqi
    Luo, Yinhong
    Tang, Xiaobin
    Guo, Xiaoqiang
    Ding, Lili
    Peng, Cong
    MICROELECTRONICS RELIABILITY, 2020, 107 (107)
  • [47] Algorithmic Time-to-Digital Converter
    Keranen, Pekka
    Kostamovaara, Juha
    2013 NORCHIP, 2013,
  • [48] A MULTIRANGE TIME-TO-DIGITAL CONVERTER
    ZINOV, VG
    MARIN, NA
    SELIKOV, AV
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1993, 36 (06) : 891 - 893
  • [49] MTD132 - A NEW SUBNANOSECOND MULTI-HIT CMOS TIME-TO-DIGITAL CONVERTER
    KLEINFELDER, S
    MAJORS, TJ
    BLUMER, KA
    FARR, W
    MANOR, B
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1991, 38 (02) : 97 - 101
  • [50] A 3.9 ps RMS Resolution Time-to-Digital Convertor Using Dual-sampling Method on Kintex UltraScale FPGA
    Liu, Chong
    Wang, Yonggang
    Kuang, Peng
    Li, Deng
    Cheng, Xinyi
    2016 IEEE-NPSS REAL TIME CONFERENCE (RT), 2016,