Time-to-Digital Converter IP-Core for FPGA at State of the Art

被引:33
|
作者
Garzetti, Fabio [1 ]
Corna, Nicola [1 ]
Lusardi, Nicola [1 ]
Geraci, Angelo [1 ]
机构
[1] Politecn Milan, I-20133 Milan, Italy
关键词
Field programmable gate arrays; Time measurement; Delays; Clocks; Signal resolution; Linearity; Particle measurements; Bubble errors; calibration; decoding; Field Programmable Gate Array (FPGA); interpolation; Nutt-Interpolation; Sub-Interpolation; Tapped Delay-Line (TDL); Time-to-Digital Converter (TDC); BIN SIZE; RESOLUTION;
D O I
10.1109/ACCESS.2021.3088448
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The Field Programmable Gate Array (FPGA) structure poses several constraints that make the implementation of complex asynchronous circuits such as Time-Mode (TM) circuits almost unfeasible. In particular, in Programmable Logic (PL) devices, such as FPGAs, the operation of the logic is usually synchronous with the system clock. However, it can happen that a very high-performance specifications demands to abandon this paradigm and to follow an asynchronous implementative solution. The main driver forcing the use of programmable logic solutions instead of tailored Application Specific Integrated Circuits (ASIC), best suiting an asynchronous design, is the request coming from the research community and industrial R&D of fast-prototyping at low Non Recursive Engineering (NRE) costs. For instance in the case of a high-resolved Time-to-Digital Converter (TDC), a signal clocked at some hundreds of MHz implemented in FPGA allows implementing a TDC with resolution at ns. If a higher resolution is required, the signal frequency cannot be increased further and one of the aces up the designer's sleeve is the propagation delay of the logic in order to quantize the time intervals by means of a so-called Tapped Delay-Line (TDL). This implementation of TDL-based TDC in FPGAs requires special attention by the designer both in making the best use of all available resources and in foreseeing how signals propagate inside these devices. In this paper, we investigate the implementation of a high-performance TDL-TDC addressed to 28-nm 7-Series Xilinx FPGA, taking into account the comparison between different technological nodes from 65-nm to 20-nm. In this context, the term high-performance means extended dynamic-range (up to 10.3 s), high-resolution and single-shot precision (up to 366 fs and 12 ps r.m.s respectively), low differential and integral non-linearity (up to 250 fs and 2.5 ps respectively), and multi-channel capability (up to 16).
引用
收藏
页码:85515 / 85528
页数:14
相关论文
共 50 条
  • [1] An interpolating time-to-digital converter on an FPGA
    Chulkov, V. A.
    Medvedev, A. V.
    [J]. INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 2009, 52 (06) : 788 - 792
  • [2] An interpolating time-to-digital converter on an FPGA
    V. A. Chulkov
    A. V. Medvedev
    [J]. Instruments and Experimental Techniques, 2009, 52 : 788 - 792
  • [3] A Multihit Time-to-Digital Converter Architecture on FPGA
    Amiri, Amir Mohammad
    Boukadoum, Mounir
    Khouas, Abdelhakim
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2009, 58 (03) : 530 - 540
  • [4] An FPGA Implementation of a Time-to-Digital Converter with a Ring Oscillator and Buffers
    Dinh Van Luan
    Nguyen Xuan Truong
    Lee, Hyuk-Jae
    [J]. 2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 392 - 393
  • [5] High-precision Time-to-Digital Converter in a FPGA device
    Aloisio, A.
    Branchini, P.
    Giordano, R.
    Izzo, V.
    Loffredo, S.
    [J]. 2009 16TH IEEE-NPSS REAL TIME CONFERENCE, 2009, : 283 - +
  • [6] Time-to-Digital Converter Based on FPGA With Multiple Channel Capability
    Torres, J.
    Aguilar, A.
    Garcia-Olcina, R.
    Martinez, P. A.
    Martos, J.
    Soret, J.
    Benlloch, J. M.
    Conde, P.
    Gonzalez, A. J.
    Sanchez, F.
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (01) : 107 - 114
  • [7] FPGA implementation of a high-resolution time-to-digital converter
    Aloisio, Alberto
    Branchini, Paolo
    Cicalese, Roberta
    Giordano, Raffaele
    Izzo, Vincenzo
    Loffredo, Salvatore
    [J]. 2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 504 - 507
  • [8] High-precision Time-to-Digital Converter in a FPGA device
    Aloisio, A.
    Branchini, P.
    Giordano, R.
    Izzo, V.
    Loffredo, S.
    [J]. 2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 290 - +
  • [9] Using a Duplex Time-to-Digital Converter for Metastability Characterization of an FPGA
    Huemer, Florian
    Polzer, Thomas
    Steininger, Andreas
    [J]. 2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2018, : 141 - 146
  • [10] TIME-TO-DIGITAL CONVERTER
    POZAR, F
    [J]. NUCLEAR INSTRUMENTS & METHODS, 1969, 74 (02): : 315 - &