Subnanosecond time-to-digital converter implemented in a Kintex-7 FPGA

被引:12
|
作者
Sano, Y. [1 ]
Horii, Y. [1 ]
Ikeno, M. [2 ]
Sasaki, O. [2 ]
Tomoto, M. [1 ]
Uchida, T. [2 ]
机构
[1] Nagoya Univ, Chikusa Ku, Nagoya, Aichi 4648602, Japan
[2] High Energy Accelerator Res Org KEK, Tsukuba, Ibaraki 3050801, Japan
关键词
Time-to-digital converter; Field-programmable gate array;
D O I
10.1016/j.nima.2017.08.038
中图分类号
TH7 [仪器、仪表];
学科分类号
0804 ; 080401 ; 081102 ;
摘要
Time-to-digital converters (TDCs) are used in various fields, including high-energy physics. One advantage of implementing TDCs in field-programmable gate arrays (FPGAs) is the flexibility on the modification of the logics, which is useful to cope with the changes in the experimental conditions. Recent FPGAs make it possible to implement TDCs with a time resolution less than 10 ps. On the other hand, various drift chambers require a time resolution of O(0.1) ns, and a simple and easy-to-implement TDC is useful for a robust operation. Herein an eight-channel TDC with a variable bin size down to 0.28 ns is implemented in a Xilinx Kintex-7 FPGA and tested. The TDC is based on a multisampling scheme with quad phase clocks synchronised with an external reference clock. Calibration of the bin size is unnecessary if a stable reference clock is available, which is common in high-energy physics experiments. Depending on the channel, the standard deviation of the differential nonlinearity for a 0.28 ns bin size is 0.13-0.31. The performance has a negligible dependence on the temperature. The power consumption and the potential to extend the number of channels are also discussed. (C) 2017 Elsevier B.V. All rights reserved.
引用
收藏
页码:50 / 56
页数:7
相关论文
共 50 条
  • [22] A Low Temperature Coefficient Time-to-Digital Converter with 1.3 ps Resolution Implemented in a 28 nm FPGA
    Mao, Xiangyu
    Yang, Fei
    Wei, Fang
    Shi, Jiawen
    Cai, Jian
    Cai, Haiwen
    SENSORS, 2022, 22 (06)
  • [23] A 23ps Resolution Time-to-Digital Converter Implemented on Low-Cost FPGA Platform
    Abbas, Mohamed
    Khalil, Kasem
    2015 INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS (ISSCS), 2015,
  • [24] Sub-nanosecond synchronization implementation in pure Xilinx Kintex-7 FPGA
    Ye, Y.
    Li, H.
    Li, J.
    Gong, G.
    JOURNAL OF INSTRUMENTATION, 2021, 16 (11)
  • [25] An FPGA Implementation of a Time-to-Digital Converter with a Ring Oscillator and Buffers
    Dinh Van Luan
    Nguyen Xuan Truong
    Lee, Hyuk-Jae
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 392 - 393
  • [26] High-precision Time-to-Digital Converter in a FPGA device
    Aloisio, A.
    Branchini, P.
    Giordano, R.
    Izzo, V.
    Loffredo, S.
    2009 16TH IEEE-NPSS REAL TIME CONFERENCE, 2009, : 283 - +
  • [27] Time-to-Digital Converter Based on FPGA With Multiple Channel Capability
    Torres, J.
    Aguilar, A.
    Garcia-Olcina, R.
    Martinez, P. A.
    Martos, J.
    Soret, J.
    Benlloch, J. M.
    Conde, P.
    Gonzalez, A. J.
    Sanchez, F.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (01) : 107 - 114
  • [28] High-precision Time-to-Digital Converter in a FPGA device
    Aloisio, A.
    Branchini, P.
    Giordano, R.
    Izzo, V.
    Loffredo, S.
    2009 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-5, 2009, : 290 - +
  • [29] FPGA implementation of a high-resolution time-to-digital converter
    Aloisio, Alberto
    Branchini, Paolo
    Cicalese, Roberta
    Giordano, Raffaele
    Izzo, Vincenzo
    Loffredo, Salvatore
    2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, : 504 - 507
  • [30] Using a Duplex Time-to-Digital Converter for Metastability Characterization of an FPGA
    Huemer, Florian
    Polzer, Thomas
    Steininger, Andreas
    2018 IEEE 21ST INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS (DDECS), 2018, : 141 - 146