Design Technology Co-optimization for Enabling 5nm gate-all-around Nanowire 6T SRAM

被引:0
|
作者
Huynh-Bao, Trong [1 ,2 ]
Sakhare, Sushil [1 ]
Ryckaert, Julien [1 ]
Yakimets, Dmitry [1 ,3 ]
Mercha, Abdelkarim [1 ]
Verkest, Diederik [1 ,2 ]
Thean, Aaron Voon-Yew [1 ]
Wambacq, Piet [1 ,2 ]
机构
[1] IMEC, Kapeldreef 75, B-3001 Leuven, Belgium
[2] Vrije Univ Brussel, ETRO, Brussels, Belgium
[3] Katholieke Univ Leuven, ESAT, Heverlee, Belgium
关键词
5nm; CMOS scaling; DTCO; embedded memory; gate-all-around FETs; nanowire; on-chip variation; parametric yield; 6T SRAM; vertical FET; Vmin;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a comprehensive benchmarking and co-optimization of 6T SRAM bitcells designed with 5nm vertical and lateral gate-all-around nanowire FET technology for the first time. A variety of 6T SRAM bitcells configurations combined with different device integration scenarios will be discussed. Our results show that an ultra-dense SRAM bitcell (0.01 um2) can be achieved with vertical FET architecture. The bitcell designed with vertical FET are preferably targeted for low power applications while the lateral FET-based SRAM bitcells could provide 4.5x higher in performance, but resulting in a penalty of 17x increasing in the leakage current compared to the vertical designs. A Vmin of 0.45 V could be obtained for 122 SRAM bitcells implemented with vertical devices.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Physical Insights on Quantum Confinement and Carrier Mobility in Si, Si0.45, Ge0.55, Ge Gate-All-Around NSFET for 5nm Technology Node
    Yao, Jiaxin
    Li, Jun
    Luo, Kun
    Yu, Jiahan
    Zhang, Qingzhu
    Hou, Zhaozhao
    Gu, Jie
    Yang, Wen
    Wu, Zhenhua
    Yin, Huaxiang
    Wang, Wenwu
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2018, 6 (01): : 841 - 848
  • [42] Electron mobility extraction in triangular gate-all-around Si nanowire junctionless nMOSFETs with cross-section down to 5 nm
    Najmzadeh, Mohammad
    Berthome, Matthieu
    Sallese, Jean-Michel
    Grabinski, Wladek
    Ionescu, Adrian M.
    [J]. SOLID-STATE ELECTRONICS, 2014, 98 : 55 - 62
  • [43] Ultrathin Sub-5-nm Hf1-xZrxO2 for a Stacked Gate-all-Around Nanowire Ferroelectric FET With Internal Metal Gate
    Lee, Shen-Yang
    Lee, Chia-Chin
    Kuo, Yi-Shan
    Li, Shou-Wei
    Chao, Tien-Sheng
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 : 236 - 241
  • [44] Ultrathin Sub-5-nm Hf1-xZrxO2for a Stacked Gate-all-Around Nanowire Ferroelectric FET with Internal Metal Gate
    Lee, Shen-Yang
    Lee, Chia-Chin
    Kuo, Yi-Shan
    Li, Shou-Wei
    Chao, Tien-Sheng
    [J]. IEEE Journal of the Electron Devices Society, 2021, 9 : 236 - 241
  • [45] A Low Voltage 6T SRAM Cell Design and Analysis Using Cadence 90nm And 45nm CMOS Technology
    Kalpana, T.
    Reddy, Challa Lakshmi
    Saranya, Bandaru
    Naveen, Poluboyina
    [J]. 2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 188 - 194
  • [46] VIRTUAL FAB SEMICONDUCTOR PROCESS MODELING AUGMENTED VERTICAL GATE ALL AROUND COMPLEMENTARY FET BASED 6T SRAM PATH-FINDING
    Di, Zhaohai
    Luo, Yanna
    Xu, Haoqing
    He, Hao
    Yin, Huaxiang
    Wu, Zhenhua
    [J]. CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,
  • [47] 3D Technology Computer-Aided Design-Based Optimization of Channel Radius Considering Line Edge Roughness on Gate-All-Around Nanowire FET
    Son, Dokyun
    Ko, Kyul
    Kang, Myounggon
    Shin, Hyungcheol
    [J]. JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2017, 17 (05) : 3060 - 3064
  • [48] Variability-aware TCAD Based Design-Technology Co-Optimization Platform for 7nm Node Nanowire and Beyond
    Wang, Y.
    Cheng, B.
    Wang, X.
    Towie, E.
    Riddet, C.
    Brown, A. R.
    Amoroso, S. M.
    Wang, L.
    Reid, D.
    Liu, X.
    Kang, J.
    Asenov, A.
    [J]. 2016 IEEE SYMPOSIUM ON VLSI TECHNOLOGY, 2016,
  • [49] Accumulation-mode gate-all-around si nanowire nMOSFETs with sub-5 nm cross-section and high uniaxial tensile strain
    Najmzadeh, M.
    Bouvet, D.
    Grabinski, W.
    Sallese, J. -M.
    Ionescu, A. M.
    [J]. SOLID-STATE ELECTRONICS, 2012, 74 : 114 - 120
  • [50] 10nm Gate-Length Junctionless Gate-All-Around (JL-GAA) FETs Based 8T SRAM Design Under Process Variation Using a Cross-Layer Simulation
    Wang, Luhao
    Shafaei, Alireza
    Chen, Shuang
    Wang, Yanzhi
    Nazarian, Shahin
    Pcdram, Massoud
    [J]. 2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,