Electron mobility extraction in triangular gate-all-around Si nanowire junctionless nMOSFETs with cross-section down to 5 nm

被引:10
|
作者
Najmzadeh, Mohammad [1 ]
Berthome, Matthieu [1 ]
Sallese, Jean-Michel [2 ]
Grabinski, Wladek [1 ]
Ionescu, Adrian M. [1 ]
机构
[1] Ecole Polytech Fed Lausanne, Swiss Fed Inst Technol, Nanoelect Devices Lab, CH-1015 Lausanne, Switzerland
[2] Ecole Polytech Fed Lausanne, Swiss Fed Inst Technol, STI Scientists Grp, CH-1015 Lausanne, Switzerland
基金
瑞士国家科学基金会;
关键词
Si nanowire; Gate-all-around; Mobility extraction; Corner effect; Junctionless; TCAD Sentaurus Device simulation; CARRIER MOBILITY; BULK SI; MOSFETS; GROWTH;
D O I
10.1016/j.sse.2014.04.007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we report the first systematic study on electron mobility extraction in equilateral triangular gate-all-around Si nanowire junctionless nMOSFETs with cross-section down to 5 nm. 1 x 10(19) cm(-3) n-type channel doping, 5-20 nm Si nanowire width together with 2 nm SiO2 gate oxide thickness were used in the quasistationary TCAD device simulations of 100 nm long channel devices (V-DS = 100 mV, T = 300 K). All the extensive studies were performed in strong accumulation regime, as a first step, using a constant electron mobility model (100 cm(2)/V s). The effects of non-uniform electron density due to corners and quantum confinement effects are investigated. Suppressing the bias-dependency of various key MOSFET parameters e.g. series resistance, by contact engineering, and the product of channel width and gate-channel capacitance, CWeff, by rounding the sharp corners, to improve the accuracy of mobility extraction in strong accumulation is addressed in details. A significant bias-dependent series resistance modulation is reported in GAA Si nanowire junctionless nMOSFETs, leading to a significant electron mobility extraction inaccuracy of similar to 50% in strong accumulation regime. (C) 2014 Elsevier Ltd. All rights reserved.
引用
收藏
页码:55 / 62
页数:8
相关论文
共 50 条
  • [1] Accumulation-mode gate-all-around si nanowire nMOSFETs with sub-5 nm cross-section and high uniaxial tensile strain
    Najmzadeh, M.
    Bouvet, D.
    Grabinski, W.
    Sallese, J. -M.
    Ionescu, A. M.
    [J]. SOLID-STATE ELECTRONICS, 2012, 74 : 114 - 120
  • [2] NEGF simulations of a junctionless Si gate-all-around nanowire transistor with discrete dopants
    Martinez, A.
    Aldegunde, M.
    Brown, A. R.
    Roy, S.
    Asenov, A.
    [J]. SOLID-STATE ELECTRONICS, 2012, 71 : 101 - 105
  • [3] Mobility Extraction Assessment in GAA Si NW JL FETs with Cross-Section Down to 5 nm
    Najmzadeh, Mohammad
    Sallese, Jean-Michel
    Berthome, Matthieu
    Grabinski, Wladek
    Ionescu, Adrian M.
    [J]. 2013 14TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (ULIS), 2013, : 106 - 109
  • [4] Fabrication and RTN Characteristics of Gate-All-Around Poly-Si Junctionless Nanowire Transistors
    Yang, Chen-Chen
    Chen, Yung-Chen
    Lin, Horng-Chih
    Chang, Ruey-Dar
    Li, Pei-Wen
    Huang, Tiao-Yuan
    [J]. 2016 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2016, : 64 - 65
  • [5] Gate-all-around buckled dual Si nanowire nMOSFETs on bulk Si for transport enhancement and digital logic
    Najmzadeh, M.
    Tsuchiya, Y.
    Bouvet, D.
    Grabinski, W.
    Ionescu, A. M.
    [J]. MICROELECTRONIC ENGINEERING, 2013, 110 : 278 - 281
  • [6] Short Channel Effects Suppression in a Dual-Gate Gate-All-Around Si Nanowire Junctionless nMOSFET
    Rony, M. W.
    Bhowmik, Pankaj
    Myler, Harley R.
    Mondol, Provakar
    [J]. 2016 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (ICECE), 2016, : 538 - 541
  • [7] Vertical Ge Gate-All-Around Nanowire pMOSFETs With a Diameter Down to 20 nm
    Liu, Mingshan
    Scholz, Stefan
    Hardtdegen, Alexander
    Bae, Jin Hee
    Hartmann, Jean-Michel
    Knoch, Joachim
    Gruetzmacher, Detlev
    Buca, Dan
    Zhao, Qing-Tai
    [J]. IEEE ELECTRON DEVICE LETTERS, 2020, 41 (04) : 533 - 536
  • [8] Characteristics of Gate-All-Around Junctionless Polysilicon Nanowire Transistors With Twin 20-nm Gates
    Liu, Tung-Yu
    Pan, Fu-Ming
    Sheu, Jeng-Tzong
    [J]. IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (05): : 405 - 409
  • [9] Investigation of Gate All Around Junctionless Nanowire Transistor with Arbitrary Polygonal Cross Section
    Sharma, Monika
    Gupta, Mridula
    Narang, Rakhi
    Saxena, Manoj
    [J]. 2018 4TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2018, : 159 - 163
  • [10] Characterization and optimization of junctionless gate-all-around vertically stacked nanowire FETs for sub-5 nm technology nodes
    Sreenivasulu, V. Bharath
    Narendar, Vadthiya
    [J]. MICROELECTRONICS JOURNAL, 2021, 116