Research on Circuit-Level Design of High Performance and Low Power FPGA Interconnect Circuits in 28nm Process

被引:0
|
作者
Pang, Yunbing [1 ]
Xu, Jiqing [1 ]
Zhang, Yufan [1 ]
Tao, Xinxuan [1 ]
Wang, Jian [1 ]
Yang, Meng [1 ]
Lai, Jinmei [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
关键词
FPGA Interconnect; high performance; low power; 28nm process;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Since the interconnect resources in FPGA cost more than 70% of the chip area, signal delay and power, it plays a crucial role in the implementation of high performance and lower power FPGA to improve performance and reduce power of the interconnect resources. The area, speed and power of the circuit are mutually constrained. Hence, how to design interconnect circuits with better performance and lower power has been a challenge in FPGA design. On the circuit-level design for FPGA interconnect circuits, this paper proposes topology selection strategy and Multi-V, strategy. The experimental results in 28nm process show that the Decode structure has an optimal DAP (Delay-Power product) when the size of MUX is less than 16, while the 2-level structure has an optimal DAP when the size of MUX is bigger than 16,ancl pass transistors and NMOS in the first stage of the subsequent buffer are replaced by the ultra-low V, transistor (ULVT) and low-V1 transistor (LVT) respectively can reduce the PDP(Power-Delay product) of interconnect circuits by 66.6%. Finally, these two strategies are used to optimize 8 types of interconnect circuits, and simulation results show that all the optimization rates of ADP (Area-Delay-Power product) are over 60%.
引用
收藏
页码:1303 / 1305
页数:3
相关论文
共 50 条
  • [21] Design of FPGA's High-speed and Low-power Programmable Interconnect
    Chen, Weitong
    Li, Lei
    Lu, Peng
    Lai, Jinmei
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 707 - 709
  • [22] DESIGN OF BALANCED DIFFERENTIAL PAIR BASED CCCII CIRCUIT AND CONFIGURABLE FREQUENCY AGILE FILTER APPLICATION IN 28nm PROCESS
    Armagan, Emrah
    Kuntman, Hakan
    ISTANBUL UNIVERSITY-JOURNAL OF ELECTRICAL AND ELECTRONICS ENGINEERING, 2013, 13 (02): : 1675 - 1683
  • [23] Reconfigurable TPM Implemented with Ultralow-Power Management in 28nm CMOS Process for IoT SoC Design
    Zenan Huang
    Xiao Zhang
    Jiebin Su
    Zhixin Zhou
    Hongyin Luo
    Donghui Guo
    Journal of Hardware and Systems Security, 2021, 5 (1) : 32 - 44
  • [24] A circuit-level methodology for leakage power reduction of high-efficient compressors in 22-nm CMOS technology
    Mohammad Moradinezhad Maryan
    Seyed Javad Azhari
    Majid Amini-Valashani
    Analog Integrated Circuits and Signal Processing, 2022, 110 : 569 - 581
  • [25] Design of High Performance Binary Circuits for Low Power Applications
    Kathirvelu, M.
    Rajendran, A.
    BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (06): : 131 - 135
  • [26] A circuit-level methodology for leakage power reduction of high-efficient compressors in 22-nm CMOS technology
    Maryan, Mohammad Moradinezhad
    Azhari, Seyed Javad
    Amini-Valashani, Majid
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 110 (03) : 569 - 581
  • [27] 20 nm FDSOI Process and Design Platforms for High Performance/Low power Systems on Chip
    Haond, M.
    IEEE INTERNATIONAL SOI CONFERENCE, 2012,
  • [28] Competitive and Cost Effective high-k based 28nm CMOS Technology for Low Power Applications
    Arnaud, F.
    Thean, A.
    Eller, M.
    Lipinski, M.
    Teh, Y. W.
    Ostermayr, M.
    Kang, K.
    Kim, N. S.
    Ohuchi, K.
    Han, J-P.
    Nair, D. R.
    Lian, J.
    Uchimura, S.
    Kohler, S.
    Miyaki, S.
    Ferreira, P.
    Park, J-H.
    Hamaguchi, M.
    Miyashita, K.
    Augur, R.
    Zhang, Q.
    Strahrenberg, K.
    ElGhouli, S.
    Bonnouvrier, J.
    Matsuoka, F.
    Lindsay, R.
    Sudijono, J.
    Johnson, F. S.
    Ku, J. H.
    Sekine, M.
    Steegen, A.
    Sampson, R.
    2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 603 - 606
  • [29] Area-efficient Power-rail ESD Clamp Circuit with False-trigger Immunity in 28nm CMOS Process
    Shen, Zilong
    Wang, Yize
    Zhang, Xing
    Wang, Yuan
    6TH IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2022), 2022, : 271 - 273
  • [30] Area-Efficient Power-Rail ESD Clamp Circuit With False-Trigger Immunity in 28nm CMOS Process
    Shen, Zilong
    Wang, Yize
    Zhang, Xing
    Wang, Yuan
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 876 - 884