共 50 条
- [21] Design of FPGA's High-speed and Low-power Programmable Interconnect 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 707 - 709
- [22] DESIGN OF BALANCED DIFFERENTIAL PAIR BASED CCCII CIRCUIT AND CONFIGURABLE FREQUENCY AGILE FILTER APPLICATION IN 28nm PROCESS ISTANBUL UNIVERSITY-JOURNAL OF ELECTRICAL AND ELECTRONICS ENGINEERING, 2013, 13 (02): : 1675 - 1683
- [24] A circuit-level methodology for leakage power reduction of high-efficient compressors in 22-nm CMOS technology Analog Integrated Circuits and Signal Processing, 2022, 110 : 569 - 581
- [25] Design of High Performance Binary Circuits for Low Power Applications BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (06): : 131 - 135
- [27] 20 nm FDSOI Process and Design Platforms for High Performance/Low power Systems on Chip IEEE INTERNATIONAL SOI CONFERENCE, 2012,
- [28] Competitive and Cost Effective high-k based 28nm CMOS Technology for Low Power Applications 2009 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, 2009, : 603 - 606
- [29] Area-efficient Power-rail ESD Clamp Circuit with False-trigger Immunity in 28nm CMOS Process 6TH IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2022), 2022, : 271 - 273