共 50 条
- [31] Cost effective 28nm LP SoC Technology Optimized with Circuit/Device/Process Co-Design for Smart Mobile Devices 2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
- [33] Analysis and Design of Subthreshold Leakage Power-Aware Ripple Carry Adder at Circuit-Level using 90nm Technology INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONVERGENCE (ICCC 2015), 2015, 48 : 660 - 665
- [34] Challenges in Low-Power Analog Circuit Design for sub-28nm CMOS Technologies PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 123 - 126
- [35] Low Power Laser Driver Design in 28 nm CMOS for on-Chip and Chip-to-Chip Optical Interconnect PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS 2015, 2015, 9662
- [36] Controlled Placement of Standard Cell Memory Arrays for High Density and Low Power in 28nm FD-SOI 2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 81 - 86
- [37] High-Voltage Low-Power Startup Backup Battery Switch Using Low Voltage Devices in 28nm CMOS 2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 211 - 216
- [38] Current-mode circuit-level technique to design variation-aware nanoscale summing circuit for ultra-low power applications Microsystem Technologies, 2017, 23 : 4045 - 4056
- [39] Exploring SOI device structures and interconnect architectures for low-power high-performance circuits IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 137 - 145
- [40] Current-mode circuit-level technique to design variation-aware nanoscale summing circuit for ultra-low power applications MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2017, 23 (09): : 4045 - 4056