Research on Circuit-Level Design of High Performance and Low Power FPGA Interconnect Circuits in 28nm Process

被引:0
|
作者
Pang, Yunbing [1 ]
Xu, Jiqing [1 ]
Zhang, Yufan [1 ]
Tao, Xinxuan [1 ]
Wang, Jian [1 ]
Yang, Meng [1 ]
Lai, Jinmei [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
关键词
FPGA Interconnect; high performance; low power; 28nm process;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Since the interconnect resources in FPGA cost more than 70% of the chip area, signal delay and power, it plays a crucial role in the implementation of high performance and lower power FPGA to improve performance and reduce power of the interconnect resources. The area, speed and power of the circuit are mutually constrained. Hence, how to design interconnect circuits with better performance and lower power has been a challenge in FPGA design. On the circuit-level design for FPGA interconnect circuits, this paper proposes topology selection strategy and Multi-V, strategy. The experimental results in 28nm process show that the Decode structure has an optimal DAP (Delay-Power product) when the size of MUX is less than 16, while the 2-level structure has an optimal DAP when the size of MUX is bigger than 16,ancl pass transistors and NMOS in the first stage of the subsequent buffer are replaced by the ultra-low V, transistor (ULVT) and low-V1 transistor (LVT) respectively can reduce the PDP(Power-Delay product) of interconnect circuits by 66.6%. Finally, these two strategies are used to optimize 8 types of interconnect circuits, and simulation results show that all the optimization rates of ADP (Area-Delay-Power product) are over 60%.
引用
收藏
页码:1303 / 1305
页数:3
相关论文
共 50 条
  • [31] Cost effective 28nm LP SoC Technology Optimized with Circuit/Device/Process Co-Design for Smart Mobile Devices
    Chidambaram, Pr.
    Gan, C.
    Sengupta, S.
    Ge, L.
    Chen, Y.
    Yang, S.
    Liu, P.
    Wang, J.
    Yang, M.
    Teng, C.
    Du, Y.
    Patel, P.
    Kamal, P.
    Bucki, R.
    Vang, F.
    Datta, A.
    Bellur, K.
    Yoon, S.
    Chen, N.
    Thean, A.
    Han, M.
    Terzioglu, E.
    Zhang, X.
    Fischer, J.
    Sani, M.
    Flederbach, B.
    Yeap, Geoffrey
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [32] Device and Circuit Level Assessment of Negative Capacitance TFETs for Low-Power High-Performance Digital Circuits
    Shoaib, Mohammad
    Amin, S. Intekhab
    Kumar, Naveen
    Anand, Sunny
    Chunn, Ankush
    Alam, M. Shah
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2022, 11 (05)
  • [33] Analysis and Design of Subthreshold Leakage Power-Aware Ripple Carry Adder at Circuit-Level using 90nm Technology
    Amuthavalli, G.
    Gunasundari, R.
    INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONVERGENCE (ICCC 2015), 2015, 48 : 660 - 665
  • [34] Challenges in Low-Power Analog Circuit Design for sub-28nm CMOS Technologies
    Fahim, Amr
    PROCEEDINGS OF THE 2014 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2014, : 123 - 126
  • [35] Low Power Laser Driver Design in 28 nm CMOS for on-Chip and Chip-to-Chip Optical Interconnect
    Belfiore, Guido
    Szilagyi, Laszlo
    Henker, Ronny
    Ellinger, Frank
    PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS 2015, 2015, 9662
  • [36] Controlled Placement of Standard Cell Memory Arrays for High Density and Low Power in 28nm FD-SOI
    Teman, Adam
    Rossi, Davide
    Meinerzhagen, Pascal
    Benini, Luca
    Burg, Andreas
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 81 - 86
  • [37] High-Voltage Low-Power Startup Backup Battery Switch Using Low Voltage Devices in 28nm CMOS
    Neri, Filippo
    Keogh, Craig
    Brauner, Thomas
    De Mey, Eric
    Schippel, Christian
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 211 - 216
  • [38] Current-mode circuit-level technique to design variation-aware nanoscale summing circuit for ultra-low power applications
    Manisha Guduri
    Rishab Mehra
    Pragya Srivastava
    Aminul Islam
    Microsystem Technologies, 2017, 23 : 4045 - 4056
  • [39] Exploring SOI device structures and interconnect architectures for low-power high-performance circuits
    Zhang, R
    Roy, K
    Koh, CK
    Janes, DB
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 137 - 145
  • [40] Current-mode circuit-level technique to design variation-aware nanoscale summing circuit for ultra-low power applications
    Guduri, Manisha
    Mehra, Rishab
    Srivastava, Pragya
    Islam, Aminul
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2017, 23 (09): : 4045 - 4056