Research on Circuit-Level Design of High Performance and Low Power FPGA Interconnect Circuits in 28nm Process

被引:0
|
作者
Pang, Yunbing [1 ]
Xu, Jiqing [1 ]
Zhang, Yufan [1 ]
Tao, Xinxuan [1 ]
Wang, Jian [1 ]
Yang, Meng [1 ]
Lai, Jinmei [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 200433, Peoples R China
关键词
FPGA Interconnect; high performance; low power; 28nm process;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Since the interconnect resources in FPGA cost more than 70% of the chip area, signal delay and power, it plays a crucial role in the implementation of high performance and lower power FPGA to improve performance and reduce power of the interconnect resources. The area, speed and power of the circuit are mutually constrained. Hence, how to design interconnect circuits with better performance and lower power has been a challenge in FPGA design. On the circuit-level design for FPGA interconnect circuits, this paper proposes topology selection strategy and Multi-V, strategy. The experimental results in 28nm process show that the Decode structure has an optimal DAP (Delay-Power product) when the size of MUX is less than 16, while the 2-level structure has an optimal DAP when the size of MUX is bigger than 16,ancl pass transistors and NMOS in the first stage of the subsequent buffer are replaced by the ultra-low V, transistor (ULVT) and low-V1 transistor (LVT) respectively can reduce the PDP(Power-Delay product) of interconnect circuits by 66.6%. Finally, these two strategies are used to optimize 8 types of interconnect circuits, and simulation results show that all the optimization rates of ADP (Area-Delay-Power product) are over 60%.
引用
收藏
页码:1303 / 1305
页数:3
相关论文
共 50 条
  • [41] Design of a low power LNA circuit with noise canceling approach in 90 nm CMOS process
    Singh, Vikram
    Kumar, Manoj
    Kumar, Nitin
    INTEGRATION-THE VLSI JOURNAL, 2024, 96
  • [42] Interconnect-Aware High-Level Design Methodologies for Low-Power VLSIs
    Kameyama, Michitaka
    Hariyama, Masanori
    TOWARDS GREEN ICT, 2010, 9 : 265 - 274
  • [43] A Heterogeneous 3D-IC Consisting of Two 28nm FPGA Die and 32 Reconfigurable High-Performance Data Converters
    Erdmann, Christophe
    Lowney, Donnacha
    Lynam, Adrian
    Keady, Aidan
    McGrath, John
    Cullen, Edward
    Breathnach, Daire
    Keane, Denis
    Lynch, Patrick
    De La Torre, Marites
    De La Torre, Ronnie
    Lim, Peng
    Collins, Anthony
    Farley, Brendan
    Madden, Liam
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 120 - +
  • [44] High Performance and Low Power ONOFIC Approach for VLSI CMOS Circuits Design
    Chavan, Umesh Jeevalu
    Patil, Siddarama R.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 426 - 429
  • [45] 32 nm high current performance double gate MOSFET for low power CMOS circuits
    Rahimian, Morteza
    Orouji, Ali A.
    Aminbeidokhti, Amirhossein
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (03) : 347 - 361
  • [46] Timing Constraints-Based High-Performance DES Design and Implementation on 28-nm FPGA
    Thind, Vandana
    Pandey, Sujeet
    Hussain, D. M. Akbar
    Das, Bhagwan
    Abdullah, M. F. L.
    Pandey, Bishwajeet
    SYSTEM AND ARCHITECTURE, CSI 2015, 2018, 732 : 123 - 137
  • [47] Comparative evaluation of Body Biasing and Voltage Scaling for Low-Power Design on 28nm UTBB FD-SOI Technology
    Gomez, Ricardo Gomez
    Bano, Edwige
    Clerc, Sylvain
    2019 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2019,
  • [48] Thin film BIMOS transistor for low-power spiking neuron design in 28nm FD-SOI CMOS technology
    Galy, Philippe
    Bedecarrats, Thomas
    Fenouillet-Beranger, Claire
    Cristoloveanu, Sorin
    2019 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2019,
  • [49] Low-power and High Performance Sinusoidal Clocked Dynamic Circuit Design
    Katreepalli, Raghava
    Chemanchula, Hemanth
    Haniotakis, Themistoklis
    Tsiatouhas, Yiorgos
    2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 367 - 372
  • [50] A 30 GHz Low Power & High Gain Low Noise Amplifier with Gm-boosting in 28nm FD-SOI CMOS Technology
    Konidas, Georgios
    Gkoutis, Panagiotis
    Kolios, Vasilis
    Kalivas, Grigorios
    2019 8TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2019,