共 50 条
- [42] Interconnect-Aware High-Level Design Methodologies for Low-Power VLSIs TOWARDS GREEN ICT, 2010, 9 : 265 - 274
- [43] A Heterogeneous 3D-IC Consisting of Two 28nm FPGA Die and 32 Reconfigurable High-Performance Data Converters 2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 120 - +
- [44] High Performance and Low Power ONOFIC Approach for VLSI CMOS Circuits Design 2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 426 - 429
- [46] Timing Constraints-Based High-Performance DES Design and Implementation on 28-nm FPGA SYSTEM AND ARCHITECTURE, CSI 2015, 2018, 732 : 123 - 137
- [47] Comparative evaluation of Body Biasing and Voltage Scaling for Low-Power Design on 28nm UTBB FD-SOI Technology 2019 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2019,
- [48] Thin film BIMOS transistor for low-power spiking neuron design in 28nm FD-SOI CMOS technology 2019 JOINT INTERNATIONAL EUROSOI WORKSHOP AND INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION ON SILICON (EUROSOI-ULIS), 2019,
- [49] Low-power and High Performance Sinusoidal Clocked Dynamic Circuit Design 2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, : 367 - 372
- [50] A 30 GHz Low Power & High Gain Low Noise Amplifier with Gm-boosting in 28nm FD-SOI CMOS Technology 2019 8TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2019,