Fully-integrated SPAD active quenching/resetting circuit in high-voltage 0.35-μm CMOS for reaching PDP saturation at 650 nm

被引:1
|
作者
Dervic, Alija [1 ]
Poushi, Saman Kohneh [1 ]
Zimmermann, Horst [1 ]
机构
[1] Vienna Univ Technol, Inst Electrodynam Microwave & Circuit Engn, Vienna, Austria
基金
奥地利科学基金会;
关键词
Avalanche photodiode (APD); CMOS technology; optical sensor; photon counting; quenching circuit; single-photon avalanche diode (SPAD); PHOTON AVALANCHE-DIODE; QUENCHING-CIRCUIT; LIDAR;
D O I
10.1109/DDECS52668.2021.9417020
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a fully-integrated optical sensor IC with SPAD, quenching/resetting circuit, and novel sensing stage based on a tunable-threshold inverter optimized for 0.35-mu m high-voltage CMOS technology. The presented quencher features a controllable excess bias voltage and an adjustable total dead time. The excess bias voltage ranges from 10 V to a maximum of 22 V. The dead time ranges from 8 ns to 50 ns, which corresponds to a saturation count rate range from 20 Mcps to 125 Mcps. The quencher is optimized for the SPAD with a capacitance of 150 fF in the HV CMOS technology used. Using our recently published photon detection probability (PDP) model and fitting it to measured results up to a PDP of 68.8% at 9.9 V excess bias from our previous tapeout, a peak PDP of 90.1% (saturation PDP) at 650 nm for V-ex = 17.9 V is estimated and a PDP over 50% at 850 nm comes into reach for the same excess bias voltage. To the authorsibest knowledge, PDP saturation has never been reached before for an integrated SPAD.
引用
收藏
页码:1 / 5
页数:5
相关论文
共 8 条
  • [1] SPAD Mixed-Quenching Circuit in 0.35-μm CMOS for Achieving a PDP of 39.2% at 854 nm
    Dervic, Alija
    Zimmermann, Horst
    [J]. 2022 29TH INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2022), 2022, : 116 - 119
  • [2] Transient measurements and mixed quenching, active resetting circuit for SPAD in 0.35 μm high-voltage CMOS for achieving 218 Mcps
    Dervic, Alija
    Goll, Bernhard
    Steindl, Bernhard
    Zimmermann, Horst
    [J]. 2019 26TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2019, : 819 - 822
  • [3] High Slew-Rate Quadruple-Voltage Mixed-Quenching Active-Resetting Circuit for SPADs in 0.35-μm CMOS for Increasing PDP
    Dervic, Alija
    Hofbauer, Michael
    Goll, Bernhard
    Zimmermann, Horst
    [J]. IEEE Solid-State Circuits Letters, 2021, 4 : 18 - 21
  • [4] High-voltage active quenching and resetting circuit for SPADs in 0.35 μm CMOS for raising the photon detection probability
    Dervic, Alija
    Steindl, Bernhard
    Hofbauer, Michael
    Zimmermann, Horst
    [J]. OPTICAL ENGINEERING, 2019, 58 (04)
  • [5] Quadruple voltage mixed quenching and active resetting circuit in 150 nm CMOS for an external SPAD
    Dervic, Alija
    Goll, Bernhard
    Zimmermann, Horst
    [J]. 2020 23RD INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS 2020), 2020,
  • [6] Integrated High Voltage Active Quenching Circuit in 150nm CMOS Technology
    Jungwirth, Martin
    Dervic, Alija
    Zimmermann, Horst
    [J]. 2020 AUSTROCHIP WORKSHOP ON MICROELECTRONICS (AUSTROCHIP), 2020, : 53 - 56
  • [7] Temperature-Compensated MOS Dosimeter Fully Integrated in a High-Voltage 0.35 μm CMOS Process
    Carbonetto, Sebastian
    Echarri, Martin
    Lipovetzky, Jose
    Garcia-Inza, Mariano
    Faigon, Adrian
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2020, 67 (06) : 1118 - 1124
  • [8] Ultra-Low Dark Count Rate SPAD Fully Integrated in a 180 nm High-Voltage CMOS Process
    Pozar, Borna
    Berdalovic, Ivan
    Knezevic, Tihomir
    Suligoj, Tomislav
    [J]. IEEE PHOTONICS TECHNOLOGY LETTERS, 2024, 36 (20) : 1241 - 1244