Subthreshold SRAM with Write Assist Technique Using On-Chip Threshold Voltage Monitoring Circuit

被引:2
|
作者
Matsumoto, Kei [1 ]
Hirose, Tetsuya [1 ]
Osaki, Yuji [1 ]
Kuroki, Nobutaka [1 ]
Numa, Masahiro [1 ]
机构
[1] Kobe Univ, Dept Elect & Elect Engn, Kobe, Hyogo 6578501, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2011年 / E94C卷 / 06期
关键词
SRAM; threshold voltage variation; compensation circuit; process variation; temperature variation; PVT variation;
D O I
10.1587/transele.E94.C.1042
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a subthreshold Static Random Access Memory (SRAM) circuit architecture with improved write ability. Even though the circuits can achieve ultra-low power dissipation in subthreshold digital circuits, the performance is significantly degraded with threshold voltage variations due to the fabrication process and temperature. Because the write operation of SRAM is prone to failure due to the unbalance of threshold voltages between the nMOSFET and pMOSFET, stable operation cannot be ensured. To achieve robust write operation of SRAM, we developed a compensation technique by using an adaptive voltage scaling technique that uses an on-chip threshold voltage monitoring circuit. The monitoring circuit detects the threshold voltage of a MOSFET with the on-chip circuit configuration. By using the monitoring voltage as a supply voltage for SRAM cells, write operation can be compensated without degrading cell stability. Monte Carlo simulations demonstrated that the proposed SRAM architecture exhibits a smaller write operation failure rate and write time variation than a conventional 6T SRAM.
引用
收藏
页码:1042 / 1048
页数:7
相关论文
共 50 条
  • [1] Write-Assisted Subthreshold SRAM by Using On-Chip Threshold Voltage Monitoring Circuit
    Matsumoto, Kei
    Hirose, Tetsuya
    Osaki, Yuji
    Kuroki, Nobutaka
    Numa, Masahiro
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 133 - 136
  • [2] A Low Threshold Voltage Ultradynamic Voltage Scaling SRAM Write Assist Technique for High-Speed Applications
    Janniekode, Uma Maheshwar
    Somineni, Rajendra Prasad
    ACTIVE AND PASSIVE ELECTRONIC COMPONENTS, 2023, 2023
  • [3] SRAM On-chip Monitoring Methodology for Energy Efficient Memory Operation at Near Threshold Voltage
    Kim, Taehwan
    Jeong, Kwangok
    Kim, Taewhan
    Choi, Kyumyung
    2019 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2019), 2019, : 147 - 152
  • [4] Write Assist Scheme to Enhance SRAM Cell Reliability using Voltage Sensing Technique
    Gupta, Rajat
    Gadi, Vijit
    Upendar, H. Anirudh
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 318 - 322
  • [5] Robust Subthreshold CMOS Digital Circuit Design with On-Chip Adaptive Supply Voltage Scaling Technique
    Osaki, Yuji
    Hirose, Tetsuya
    Matsumoto, Kei
    Kuroki, Nobutaka
    Numa, Masahiro
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (01): : 80 - 88
  • [6] SRAM on-chip monitoring methodology for high yield and energy efficient memory operation at near threshold voltage
    Kim, Taehwan
    Jeong, Kwangok
    Choi, Jungyun
    Kim, Taewhan
    Choi, Kyumyung
    INTEGRATION-THE VLSI JOURNAL, 2020, 74 : 81 - 92
  • [7] SRAM Write Assist Circuit Using Cell Supply Voltage Self-Collapse With Bitline Charge Sharing for Near-Threshold Operation
    Cho, Keonhee
    Park, Juhyun
    Kim, Kiryong
    Oh, Tae Woo
    Jung, Seong-Ook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (03) : 1567 - 1571
  • [8] A Reverse Write Assist Circuit for SRAM Dynamic Write VMIN Tracking using Canary SRAMs
    Banerjee, Arijit
    Sinangil, Mahmut E.
    Poulton, John
    Gray, C. Thomas
    Calhoun, Benton H.
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 1 - +
  • [9] Combined SRAM Read/Write Assist Techniques for Near/Sub-Threshold Voltage Operation
    Yahya, Farah B.
    Patel, Harsh N.
    Chandra, Vikas
    Calhoun, Benton H.
    PROCEEDINGS OF THE SIXTH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ASQED 2015, 2015, : 1 - 6
  • [10] A New Assist Technique to Enhance the Read and Write Margins of Low Voltage SRAM cell
    Keshavarapu, Santhosh
    Jain, Saumya
    Pattanaik, Manisha
    2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 97 - 101