Write Assist Scheme to Enhance SRAM Cell Reliability using Voltage Sensing Technique

被引:1
|
作者
Gupta, Rajat [1 ]
Gadi, Vijit [1 ]
Upendar, H. Anirudh [1 ]
机构
[1] Synopsys India Pvt Ltd, New Delhi, India
关键词
Write-assist; negative bit line; reliability; FinFet; SRAM; voltage sensitive reference; IMPACT;
D O I
10.1109/VLSID.2016.91
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Voltage scaling is necessary to minimize power consumption. But the low voltages impede write in static random access memories ( SRAMs). Condition is worsened when the periphery voltage is kept lower than the array voltage. Such nature of SRAMs at low voltages makes the use of write assist techniques inevitable. Negative bit line ( NBL) technique proves to be the most efficient of all the assist techniques. But a large negative dip on bit line creates reliability issues. To cater for such issues, we propose a voltage sensitive write assist scheme for SRAM. This scheme enhances the NBL assist technique by restricting the negative dip at bit line to the required limit. This improves the device reliability by minimizing effects like hot carrier injection ( HCI) and time dependent di-electric breakdown ( TDDB). Design is implemented and simulated in 16nm bulk FinFET process for single port high density SRAM memory across the voltage range of 0.52V to 1.05V. All the simulations are done using HSPICE. Foundry spice models are used.
引用
收藏
页码:318 / 322
页数:5
相关论文
共 50 条
  • [1] A New Assist Technique to Enhance the Read and Write Margins of Low Voltage SRAM cell
    Keshavarapu, Santhosh
    Jain, Saumya
    Pattanaik, Manisha
    [J]. 2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 97 - 101
  • [2] Subthreshold SRAM with Write Assist Technique Using On-Chip Threshold Voltage Monitoring Circuit
    Matsumoto, Kei
    Hirose, Tetsuya
    Osaki, Yuji
    Kuroki, Nobutaka
    Numa, Masahiro
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (06): : 1042 - 1048
  • [3] Design and Analysis of 6T SRAM Cell with NBL Write Assist Technique Using FinFET
    Jain, Suvi
    Chaturvedi, Nitin
    Gurunarayanan, S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS AND ELECTRONICS (COMPTELIX), 2017, : 639 - 644
  • [4] A Low Threshold Voltage Ultradynamic Voltage Scaling SRAM Write Assist Technique for High-Speed Applications
    Janniekode, Uma Maheshwar
    Somineni, Rajendra Prasad
    [J]. ACTIVE AND PASSIVE ELECTRONIC COMPONENTS, 2023, 2023
  • [5] A Charge Recycling Scheme with Read and Write Assist for Low Power SRAM Design
    Zhang, Hanzun
    Jia, Song
    Yang, Jiancheng
    Wang, Yuan
    [J]. Beijing Daxue Xuebao (Ziran Kexue Ban)/Acta Scientiarum Naturalium Universitatis Pekinensis, 2021, 57 (05): : 815 - 822
  • [6] Failure Mechanisms and Test Methods for the SRAM TVC Write-Assist Technique
    Kinseher, Josef
    Voelker, Moritz
    Zordan, Leonardo B.
    Polian, Ilia
    [J]. 2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [7] A Robust Single Supply Voltage SRAM Read Assist Technique Using Selective Precharge
    Abu-Rahma, Mohamed H.
    Anis, Mohab
    Yoon, Sei Seung
    [J]. ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 234 - +
  • [8] A new write assist technique for SRAM design in 65 nm CMOS technology
    Farkhani, Hooman
    Peiravi, Ali
    Moradi, Farshad
    [J]. INTEGRATION-THE VLSI JOURNAL, 2015, 50 : 16 - 27
  • [9] A new single-ended SRAM cell with write-assist
    Hobson, Richard F.
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (02) : 173 - 181
  • [10] Replica Tracked Post Silicon Trimming Enabled Negative Bit Line Voltage Based Write Assist Scheme in SRAM Design
    Goel, Ankur
    Sharma, R. K.
    Gupta, A. K.
    [J]. JOURNAL OF LOW POWER ELECTRONICS, 2015, 11 (03) : 359 - 365