A Low Threshold Voltage Ultradynamic Voltage Scaling SRAM Write Assist Technique for High-Speed Applications

被引:0
|
作者
Janniekode, Uma Maheshwar [1 ]
Somineni, Rajendra Prasad [1 ]
机构
[1] JNTUH, VNR Vignana Jyothi Inst Engn & Technol, Dept ECE, Hyderabad, India
关键词
DESIGN; MARGIN; CELL;
D O I
10.1155/2023/1697836
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With the percentage of embedded SRAM increasing in SoC chips, low-power design such as the near-threshold SRAM technique are getting increasing attention to reduce the entire chip energy consumption. However, the descending operating voltage will lead to longer write latency and a higher failure rate. In this paper, we present a novel low Vth ultradynamic voltage scaling (UDVS) 9T subthreshold SRAM cell to improve the write ability of SRAM cells. The proposed Low Vth UDVS SRAM cell is demonstrated with a low threshold voltage speed-up transistor and an ultradynamic voltage scaling circuit implemented in 16 nm low-leakage CMOS technology. This wide supply range was made possible by a combination of circuits optimized for both subthreshold and abovethreshold regimes. This write assist technique can be operated selectively to provide write capability at very low voltage levels while avoiding excessive power overhead. The simulation findings reveal that with 16 nm technology, the write ability is improved by 33% over the normal case at 0.9 V supply voltage.
引用
收藏
页数:8
相关论文
共 50 条
  • [1] Subthreshold SRAM with Write Assist Technique Using On-Chip Threshold Voltage Monitoring Circuit
    Matsumoto, Kei
    Hirose, Tetsuya
    Osaki, Yuji
    Kuroki, Nobutaka
    Numa, Masahiro
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (06): : 1042 - 1048
  • [2] A New Assist Technique to Enhance the Read and Write Margins of Low Voltage SRAM cell
    Keshavarapu, Santhosh
    Jain, Saumya
    Pattanaik, Manisha
    [J]. 2012 INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED 2012), 2012, : 97 - 101
  • [3] High-Speed and Low-Leakage FinFET SRAM Cell with Enhanced Read and Write Voltage Margins
    Salahuddin, Shairfe Muhammad
    Kursun, Volkan
    [J]. 2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 312 - 315
  • [4] Metal node contact TFT SRAM cell for high-speed, low-voltage applications
    Son, KS
    Kwon, SW
    Lee, YJ
    Kim, DH
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (04) : 805 - 806
  • [5] A low-voltage high-speed sampling technique
    Xu, G
    Yuan, J
    [J]. 2001 4TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, 2001, : 228 - 231
  • [6] Write Assist Scheme to Enhance SRAM Cell Reliability using Voltage Sensing Technique
    Gupta, Rajat
    Gadi, Vijit
    Upendar, H. Anirudh
    [J]. 2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 318 - 322
  • [7] Combined SRAM Read/Write Assist Techniques for Near/Sub-Threshold Voltage Operation
    Yahya, Farah B.
    Patel, Harsh N.
    Chandra, Vikas
    Calhoun, Benton H.
    [J]. PROCEEDINGS OF THE SIXTH ASIA SYMPOSIUM ON QUALITY ELECTRONIC DESIGN ASQED 2015, 2015, : 1 - 6
  • [8] A Novel High-Speed and Low-Power Negative Voltage Level Shifter for Low Voltage Applications
    Liu, Peijun
    Wang, Xueqiang
    Wu, Dong
    Zhang, Zhigang
    Pan, Liyang
    [J]. 2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 601 - 604
  • [9] ADAPTIVE HIGH-SPEED THRESHOLD-VOLTAGE SHAPER
    NEUSTROEV, SN
    SOLDATENKO, MV
    AVDEEV, AP
    BEREKA, VV
    [J]. INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1984, 27 (04) : 890 - 891
  • [10] Design and Analysis of SRAM Cell using Negative Bit-Line Write Assist Technique and Separate Read Port for High-Speed Applications
    Mishra, Jitendra Kumar
    Mankali, Lakshmi Likhitha
    Kandpal, Kavindra
    Misra, Prasanna Kumar
    Goswami, Manish
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (15)