Write Assist Scheme to Enhance SRAM Cell Reliability using Voltage Sensing Technique

被引:1
|
作者
Gupta, Rajat [1 ]
Gadi, Vijit [1 ]
Upendar, H. Anirudh [1 ]
机构
[1] Synopsys India Pvt Ltd, New Delhi, India
关键词
Write-assist; negative bit line; reliability; FinFet; SRAM; voltage sensitive reference; IMPACT;
D O I
10.1109/VLSID.2016.91
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Voltage scaling is necessary to minimize power consumption. But the low voltages impede write in static random access memories ( SRAMs). Condition is worsened when the periphery voltage is kept lower than the array voltage. Such nature of SRAMs at low voltages makes the use of write assist techniques inevitable. Negative bit line ( NBL) technique proves to be the most efficient of all the assist techniques. But a large negative dip on bit line creates reliability issues. To cater for such issues, we propose a voltage sensitive write assist scheme for SRAM. This scheme enhances the NBL assist technique by restricting the negative dip at bit line to the required limit. This improves the device reliability by minimizing effects like hot carrier injection ( HCI) and time dependent di-electric breakdown ( TDDB). Design is implemented and simulated in 16nm bulk FinFET process for single port high density SRAM memory across the voltage range of 0.52V to 1.05V. All the simulations are done using HSPICE. Foundry spice models are used.
引用
收藏
页码:318 / 322
页数:5
相关论文
共 50 条
  • [41] A Comparative Analysis of Read/Write Assist Techniques on Performance & Margin in 6T SRAM Cell Design
    Suneja, Divya
    Chaturvedi, Nitin
    Gurunarayanan, S.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS AND ELECTRONICS (COMPTELIX), 2017, : 659 - 664
  • [42] An SRAM design in 65-nm technology node featuring read and write-assist circuits to expand operating voltage
    Pilo, Harold
    Barwin, Charlie
    Braceras, Geordie
    Browning, Chris
    Lamphier, Steve
    Towler, Fred
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (04) : 813 - 819
  • [43] A Compact-Area Low-VDDmin 6T SRAM With Improvement in Cell Stability, Read Speed, and Write Margin Using a Dual-Split-Control-Assist Scheme
    Chang, Meng-Fan
    Chen, Chien-Fu
    Chang, Ting-Hao
    Shuai, Chi-Chang
    Wang, Yen-Yao
    Chen, Yi-Ju
    Yamauchi, Hiroyuki
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (09) : 2498 - 2514
  • [44] Write-Assisted Subthreshold SRAM by Using On-Chip Threshold Voltage Monitoring Circuit
    Matsumoto, Kei
    Hirose, Tetsuya
    Osaki, Yuji
    Kuroki, Nobutaka
    Numa, Masahiro
    [J]. 53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 133 - 136
  • [45] A New Write Stability Metric Using Extended Write Butterfly Curve for Yield Estimation in SRAM Cells at Low Supply Voltage
    Qiu, Hao
    Takeuchi, Kiyoshi
    Mizutani, Tomoko
    Saraya, Takuya
    Kobayashi, Masaharu
    Hiramoto, Toshiro
    [J]. 2016 INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS), 2016, : 126 - 129
  • [46] Write-Back Technique for Single-Ended 7T SRAM cell
    Melikyan, Vazgen
    Avetisyan, Aram
    Babayan, Davit
    Safaryan, Karo
    Hakhverdyan, Tigran
    [J]. 2017 IEEE 37TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2017, : 112 - 115
  • [47] A data-aware write-assist 10T SRAM cell with bit-interleaving capability
    Mansore, Shivram
    Gamad, Radheshyam
    [J]. TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2018, 26 (05) : 2361 - 2373
  • [48] Performance and Stability Analysis of Built-In Self-Read and Write Assist 10T SRAM Cell
    Ganesh, Chokkakula
    Noorbasha, Fazal
    [J]. ACTIVE AND PASSIVE ELECTRONIC COMPONENTS, 2023, 2023
  • [49] Read-Preferred SRAM Cell With Write-Assist Circuit Using Back-Gate ETSOI Transistors in 22-nm Technology
    Yang, Younghwi
    Jeong, Hanwool
    Yang, Frank
    Wang, Joseph
    Yeap, Geoffrey
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (10) : 2575 - 2581
  • [50] Look-ahead dynamic threshold voltage control scheme for improving write margin of SOI-7T-SRAM
    Iijima, Masaaki
    Seto, Kayoko
    Numa, Masahiro
    Tada, Akira
    Ipposhi, Takashi
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (12) : 2691 - 2694