Subthreshold SRAM with Write Assist Technique Using On-Chip Threshold Voltage Monitoring Circuit

被引:2
|
作者
Matsumoto, Kei [1 ]
Hirose, Tetsuya [1 ]
Osaki, Yuji [1 ]
Kuroki, Nobutaka [1 ]
Numa, Masahiro [1 ]
机构
[1] Kobe Univ, Dept Elect & Elect Engn, Kobe, Hyogo 6578501, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2011年 / E94C卷 / 06期
关键词
SRAM; threshold voltage variation; compensation circuit; process variation; temperature variation; PVT variation;
D O I
10.1587/transele.E94.C.1042
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a subthreshold Static Random Access Memory (SRAM) circuit architecture with improved write ability. Even though the circuits can achieve ultra-low power dissipation in subthreshold digital circuits, the performance is significantly degraded with threshold voltage variations due to the fabrication process and temperature. Because the write operation of SRAM is prone to failure due to the unbalance of threshold voltages between the nMOSFET and pMOSFET, stable operation cannot be ensured. To achieve robust write operation of SRAM, we developed a compensation technique by using an adaptive voltage scaling technique that uses an on-chip threshold voltage monitoring circuit. The monitoring circuit detects the threshold voltage of a MOSFET with the on-chip circuit configuration. By using the monitoring voltage as a supply voltage for SRAM cells, write operation can be compensated without degrading cell stability. Monte Carlo simulations demonstrated that the proposed SRAM architecture exhibits a smaller write operation failure rate and write time variation than a conventional 6T SRAM.
引用
收藏
页码:1042 / 1048
页数:7
相关论文
共 50 条
  • [41] On-chip process variation detection using slew-rate monitoring circuit
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 143 - 147
  • [42] An On-Chip Technique to Detect Hardware Trojans and Assist Counterfeit Identification
    Lecomte, Maxime
    Fournier, Jacques
    Maurine, Philippe
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (12) : 3317 - 3330
  • [44] On-chip circuit for monitoring frequency degradation due to NBTI
    Stawiasz, Kevin
    Jenkins, Keith A.
    Lu, Pong-Fei
    2008 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 46TH ANNUAL, 2008, : 532 - 535
  • [45] An On-Chip NBTI Sensor for Measuring PMOS Threshold Voltage Degradation
    Keane, John
    Kim, Tae-Hyoung
    Kim, Chris H.
    ISLPED'07: PROCEEDINGS OF THE 2007 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2007, : 189 - 194
  • [46] An On-Chip NBTI Sensor for Measuring pMOS Threshold Voltage Degradation
    Keane, John
    Kim, Tae-Hyoung
    Kim, Chris H.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (06) : 947 - 956
  • [47] Threshold Voltage Design of UTB SOI SRAM With Improved Stability/Variability for Ultralow Voltage Near Subthreshold Operation
    Hu, Vita Pi-Ho
    Fan, Ming-Long
    Su, Pin
    Chuang, Ching-Te
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2013, 12 (04) : 524 - 531
  • [48] Evaluation of Transient Voltage Collapse Write-Assist for GeOI and SOI FinFET SRAM Cells
    Hu, Vita Pi-Ho
    Fan, Ming-Long
    Su, Pin
    Chuang, Ching-Te
    2013 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2013,
  • [49] An on-chip power-on reset circuit for low voltage technology
    Yasuda, T
    Yamamoto, M
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (02): : 366 - 372
  • [50] A novel on-chip high to low voltage power conversion circuit
    王辉
    王松林
    来新泉
    叶强
    牟在鑫
    李先锐
    郭宝龙
    半导体学报, 2009, (03) : 122 - 126