Subthreshold SRAM with Write Assist Technique Using On-Chip Threshold Voltage Monitoring Circuit

被引:2
|
作者
Matsumoto, Kei [1 ]
Hirose, Tetsuya [1 ]
Osaki, Yuji [1 ]
Kuroki, Nobutaka [1 ]
Numa, Masahiro [1 ]
机构
[1] Kobe Univ, Dept Elect & Elect Engn, Kobe, Hyogo 6578501, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2011年 / E94C卷 / 06期
关键词
SRAM; threshold voltage variation; compensation circuit; process variation; temperature variation; PVT variation;
D O I
10.1587/transele.E94.C.1042
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a subthreshold Static Random Access Memory (SRAM) circuit architecture with improved write ability. Even though the circuits can achieve ultra-low power dissipation in subthreshold digital circuits, the performance is significantly degraded with threshold voltage variations due to the fabrication process and temperature. Because the write operation of SRAM is prone to failure due to the unbalance of threshold voltages between the nMOSFET and pMOSFET, stable operation cannot be ensured. To achieve robust write operation of SRAM, we developed a compensation technique by using an adaptive voltage scaling technique that uses an on-chip threshold voltage monitoring circuit. The monitoring circuit detects the threshold voltage of a MOSFET with the on-chip circuit configuration. By using the monitoring voltage as a supply voltage for SRAM cells, write operation can be compensated without degrading cell stability. Monte Carlo simulations demonstrated that the proposed SRAM architecture exhibits a smaller write operation failure rate and write time variation than a conventional 6T SRAM.
引用
收藏
页码:1042 / 1048
页数:7
相关论文
共 50 条
  • [31] On-chip voltage down converter to improve SRAM Read/Write margin and static power for sub-nano CMOS technology
    Lai, Fang-Shi
    Lee, Chia-Fu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (09) : 2061 - 2070
  • [32] Design and Analysis of 6T SRAM Cell with NBL Write Assist Technique Using FinFET
    Jain, Suvi
    Chaturvedi, Nitin
    Gurunarayanan, S.
    2017 INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATIONS AND ELECTRONICS (COMPTELIX), 2017, : 639 - 644
  • [33] A UHF Voltage Multiplier Circuit Using a Threshold-Voltage Cancellation Technique
    Feldengut, Tobias
    Kokozinski, Rainer
    Kolnsberg, Stephan
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 288 - 291
  • [34] On the Optimal Threshold Voltage Computation of On-Chip Noise Sensors
    Wang, Tao
    Zhang, Chun
    Xiong, Jinjun
    Luo, Pei-Wen
    Cheng, Liang-Chia
    Shi, Yiyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (10) : 1744 - 1754
  • [35] On-chip current flattening circuit with dynamic voltage scaling
    Vahedi, Haleh
    Muresan, Radu
    Gregori, Stefano
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 4277 - +
  • [36] On-chip active gate bias circuit for MMIC amplifier applications with 100% threshold voltage variation compensation
    de Hek, A. P.
    Busking, E. B.
    2006 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, 2006, : 525 - +
  • [37] On-chip active gate bias circuit for MMIC amplifier applications with 100% threshold voltage variation compensation
    de Hek, A. P.
    Busking, E. B.
    2006 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-4, 2006, : 1073 - +
  • [38] A Subthreshold SRAM with Embedded Data-Aware Write-Assist and Adaptive Data-Aware Keeper
    Chiu, Yi-Wei
    Hu, Yu-Hao
    Zhao, Jun-Kai
    Jou, Shyh-Jye
    Chuang, Ching-Te
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1014 - 1017
  • [39] A dual V-t disturb-free subthreshold SRAM with write-assist and read isolation
    Bhatnagar, Vipul
    Kumar, Pradeep
    Pandey, Neeta
    Pandey, Sujata
    JOURNAL OF SEMICONDUCTORS, 2018, 39 (02)
  • [40] Operation-Aware Assist Circuit Design for Improved Write Performance of FinFET based SRAM
    Prajapati, Ekta
    Yadav, Nandakishor
    Pattanaik, Manisha
    Sharma, G. K.
    18TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST, 2014,