Subthreshold SRAM with Write Assist Technique Using On-Chip Threshold Voltage Monitoring Circuit

被引:2
|
作者
Matsumoto, Kei [1 ]
Hirose, Tetsuya [1 ]
Osaki, Yuji [1 ]
Kuroki, Nobutaka [1 ]
Numa, Masahiro [1 ]
机构
[1] Kobe Univ, Dept Elect & Elect Engn, Kobe, Hyogo 6578501, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2011年 / E94C卷 / 06期
关键词
SRAM; threshold voltage variation; compensation circuit; process variation; temperature variation; PVT variation;
D O I
10.1587/transele.E94.C.1042
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a subthreshold Static Random Access Memory (SRAM) circuit architecture with improved write ability. Even though the circuits can achieve ultra-low power dissipation in subthreshold digital circuits, the performance is significantly degraded with threshold voltage variations due to the fabrication process and temperature. Because the write operation of SRAM is prone to failure due to the unbalance of threshold voltages between the nMOSFET and pMOSFET, stable operation cannot be ensured. To achieve robust write operation of SRAM, we developed a compensation technique by using an adaptive voltage scaling technique that uses an on-chip threshold voltage monitoring circuit. The monitoring circuit detects the threshold voltage of a MOSFET with the on-chip circuit configuration. By using the monitoring voltage as a supply voltage for SRAM cells, write operation can be compensated without degrading cell stability. Monte Carlo simulations demonstrated that the proposed SRAM architecture exhibits a smaller write operation failure rate and write time variation than a conventional 6T SRAM.
引用
收藏
页码:1042 / 1048
页数:7
相关论文
共 50 条
  • [21] Near-Threshold SRAM Design with Dynamic Write-Assist Circuitry
    Jiang, Chengzhi
    Zhang, Dayu
    Zhang, Song
    Wang, He
    2016 INTERNATIONAL CONFERENCE ON COMPUTER, INFORMATION AND TELECOMMUNICATION SYSTEMS (CITS), 2016, : 88 - 92
  • [22] On-chip supply voltage measurement technique
    Yung, Ma Fan
    2006 IEEE Asia Pacific Conference on Circuits and Systems, 2006, : 1461 - 1464
  • [23] On-Chip Threshold Voltage Variability Estimation Using Reconfigurable Ring Oscillator
    Jain, Poorvi
    Das, Bishnu Prasad
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2019, 32 (02) : 226 - 235
  • [24] Parameter optimization of an on-chip voltage reference circuit using evolutionary programming
    Nam, D
    Seo, YD
    Park, LJ
    Park, CH
    Kim, B
    IEEE TRANSACTIONS ON EVOLUTIONARY COMPUTATION, 2001, 5 (04) : 414 - 421
  • [25] A Reactive and On-Chip Sensor Circuit for NBTI and PBTI Resilient SRAM Design
    Yadav, Nandakishor
    Kim, Youngbae
    Alashi, Mahmoud
    Choi, Kyuwon Ken
    ELECTRONICS, 2020, 9 (02)
  • [26] Analysis and On-Chip Monitoring of Gate Oxide Breakdown in SRAM Cells
    Ahmed, Fahad
    Milor, Linda
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (05) : 855 - 864
  • [27] Failure Mechanisms and Test Methods for the SRAM TVC Write-Assist Technique
    Kinseher, Josef
    Voelker, Moritz
    Zordan, Leonardo B.
    Polian, Ilia
    2016 21TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2016,
  • [28] A new write assist technique for SRAM design in 65 nm CMOS technology
    Farkhani, Hooman
    Peiravi, Ali
    Moradi, Farshad
    INTEGRATION-THE VLSI JOURNAL, 2015, 50 : 16 - 27
  • [29] An on-chip automatic tuning circuit using integration level approximation technique
    Lee, SD
    Jang, MJ
    Lee, WH
    PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, : 265 - 268
  • [30] A Robust Single Supply Voltage SRAM Read Assist Technique Using Selective Precharge
    Abu-Rahma, Mohamed H.
    Anis, Mohab
    Yoon, Sei Seung
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 234 - +