Emerging FETs for Low Power and High Speed Embedded Dynamic Random Access Memory

被引:2
|
作者
Ansari, Md. Hasan Raza [1 ]
Navlakha, Nupur [1 ]
Lin, Jyi-Tsong [2 ]
Kranti, Abhinav [1 ]
机构
[1] Indian Inst Technol Indore, Discipline Elect Engn, Low Power Nanoelect Res Grp, Indore 453552, Madhya Pradesh, India
[2] Natl Sun Yat Sen Univ, Dept Elect Engn, Kaohsiung 80424, Taiwan
关键词
Dynamic memory; Retention time; Tunnel Field Effect Transistor; Junctionless Field Effect Transistor; TRANSISTORS; OPERATION; DRAM;
D O I
10.1109/VLSID.2018.101
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The work reports on the assessment of two emerging devices, namely Tunnel Field Effect Transistor (TFET) and Junctionless Transistor (JLT), for applicability as low power and high speed embedded Dynamic Random Access Memory (eDRAM) at 85 degrees C. The critical aspect of DRAM functionality being independent gate operation has been realized through twin/dual architecture in TFET and JLT. The first (front) gate primarily controls the read operation based on band-to-band tunneling (TFET) and drift-diffusion mechanism (JLT), whereas the second gate is responsible for charge storage in both the devices. The ability of TFET and JLT with write operation in short time (<10 ns) and at low power shows their feasibility for embedded memory applications. TFET is benefited with a high retention time (similar to 350 ms at 85 degrees C for gate length of 250 nm) while JLT requires further optimization for longer charge sustenance. The concept and insights into device operation highlight the advantages and limitations of devices for eDRAM.
引用
收藏
页码:422 / 427
页数:6
相关论文
共 50 条
  • [31] STRESS OPERATED RANDOM-ACCESS, HIGH-SPEED MAGNETIC MEMORY
    SCHRODER, K
    [J]. JOURNAL OF APPLIED PHYSICS, 1982, 53 (03) : 2759 - 2761
  • [32] A high-speed silicon single-electron random access memory
    Stone, NJ
    Ahmed, I
    Nakazato, K
    [J]. IEEE ELECTRON DEVICE LETTERS, 1999, 20 (11) : 583 - 585
  • [33] A High-Speed, Low-Power, High-Reliability and Fully Single Event Double Node Upset Tolerant Design for Magnetic Random Access Memory
    Yang, Jiaxin
    Guo, Ziyang
    Wang, Shixuan
    Liu, Jilong
    Zhang, Yue
    Zhao, Weisheng
    Zeng, Lang
    Zhang, Deming
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024,
  • [34] Design of High-Speed, Low-Power Sensing Circuits for Nano-Scale Embedded Memory
    Lee, Sangheon
    Park, Gwanwoo
    Jeong, Hanwool
    [J]. SENSORS, 2024, 24 (01)
  • [35] Low Power March Memory Test Algorithm for Static Random Access Memories
    Kumar, G. Rajesh
    Babulu, K.
    [J]. INTERNATIONAL JOURNAL OF ENGINEERING, 2018, 31 (02): : 292 - 298
  • [36] Optical Dynamic Random Access Memory (ODRAM)
    Berrettini, Gianluca
    Poti, Luca
    Bogoni, Antonella
    [J]. 2011 OPTICAL FIBER COMMUNICATION CONFERENCE AND EXPOSITION (OFC/NFOEC) AND THE NATIONAL FIBER OPTIC ENGINEERS CONFERENCE, 2011,
  • [37] Three Dimensional Dynamic Random Access Memory
    Kirihata, Toshiaki
    [J]. 2014 4TH IEEE INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2014, : 2 - 2
  • [38] DYNAMIC REFRESH FOR RANDOM-ACCESS MEMORY
    不详
    [J]. ELECTRONIC ENGINEERING, 1976, 48 (583): : 19 - 19
  • [39] Future of dynamic random-access memory as main memory
    Kim, Seong Keun
    Popovici, Mihaela
    [J]. MRS BULLETIN, 2018, 43 (05) : 334 - 339
  • [40] Future of dynamic random-access memory as main memory
    Seong Keun Kim
    Mihaela Popovici
    [J]. MRS Bulletin, 2018, 43 : 334 - 339