Design of High-Speed, Low-Power Sensing Circuits for Nano-Scale Embedded Memory

被引:0
|
作者
Lee, Sangheon [1 ]
Park, Gwanwoo [1 ]
Jeong, Hanwool [1 ,2 ]
机构
[1] Kwangwoon Univ, Dept Elect Engn, Seoul 01897, South Korea
[2] Articron Inc, Ansan 15588, South Korea
关键词
static random-access memory; sensing circuit; offset voltage; COMPUTE-IN-MEMORY; SUBTHRESHOLD SRAM; AMPLIFIER; OFFSET; CANCELLATION; BITLINE; MACRO; YIELD; ARRAY; CMOS;
D O I
10.3390/s24010016
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This paper comparatively reviews sensing circuit designs for the most widely used embedded memory, static random-access memory (SRAM). Many sensing circuits for SRAM have been proposed to improve power efficiency and speed, because sensing operations in SRAM dominantly determine the overall speed and power consumption of the system-on-chip. This phenomenon is more pronounced in the nanoscale era, where SRAM bit-cells implemented near minimum-sized transistors are highly influenced by variation effects. Under this condition, for stable sensing, the control signal for accessing the selected bit-cell (word-line, WL) should be asserted for a long time, leading to increases in the power dissipation and delay at the same time. By innovating sensing circuits that can reduce the WL pulse width, the sensing power and speed can be efficiently improved, simultaneously. Throughout this paper, the strength and weakness of many SRAM sensing circuits are introduced in terms of various aspects-speed, area, power, etc.
引用
收藏
页数:24
相关论文
共 50 条
  • [1] Asynchronous design for high-speed and low-power circuits
    Beerel, Peter A.
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 669 - 669
  • [2] Impact of strain on the design of low-power high-speed circuits
    Ramakrishnan, H.
    Maharatna, K.
    Chattopadhyay, S.
    Yakovlev, A.
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1153 - +
  • [3] Design criterion for high-speed low-power SC circuits
    Amoroso, F. A.
    Pugliese, A.
    Cappuccino, G.
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2011, 39 (10) : 1067 - 1078
  • [4] High-speed and low-power ECL circuits design based on BiCMOS technology
    Wisetphanichkij, S
    Dejhan, K
    Cheevasuvit, F
    Soonyeekan, C
    [J]. APCCAS '98 - IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: MICROELECTRONICS AND INTEGRATING SYSTEMS, 1998, : 41 - 44
  • [5] Design of a high-speed low-power CAM
    Gu, CH
    Zhu, HF
    Zhou, XF
    Min, H
    Zhou, D
    [J]. 2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 187 - 190
  • [6] Low-power BiCMOS circuits for high-speed interchip communication
    Intel Corp, Portland, United States
    [J]. IEEE J Solid State Circuits, 4 (604-609):
  • [7] VLSI circuits for low-power high-speed asynchronous addition
    Perri, S
    Corsonello, P
    Cocorullo, G
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (05) : 608 - 613
  • [8] Low-power BiCMOS circuits for high-speed interchip communication
    Elrabaa, MS
    Elmasry, MI
    Malhi, DS
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (04) : 604 - 609
  • [9] Digital PHY Design Methodologies for High-Speed and Low-Power Memory Interface
    Chae, Kwanyeob
    Koo, Billy
    Oh, Jihun
    Park, Sanghune
    Shin, Jongshin
    Park, Jaehong
    [J]. 2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 140 - 141
  • [10] Limited switch dynamic logic circuits for high-speed low-power circuit design
    Belluomini, W
    Jamsek, D
    Martin, AK
    McDowell, C
    Montoye, RK
    Ngo, HC
    Sawada, J
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2006, 50 (2-3) : 277 - 286