Design of High-Speed, Low-Power Sensing Circuits for Nano-Scale Embedded Memory

被引:0
|
作者
Lee, Sangheon [1 ]
Park, Gwanwoo [1 ]
Jeong, Hanwool [1 ,2 ]
机构
[1] Kwangwoon Univ, Dept Elect Engn, Seoul 01897, South Korea
[2] Articron Inc, Ansan 15588, South Korea
关键词
static random-access memory; sensing circuit; offset voltage; COMPUTE-IN-MEMORY; SUBTHRESHOLD SRAM; AMPLIFIER; OFFSET; CANCELLATION; BITLINE; MACRO; YIELD; ARRAY; CMOS;
D O I
10.3390/s24010016
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
This paper comparatively reviews sensing circuit designs for the most widely used embedded memory, static random-access memory (SRAM). Many sensing circuits for SRAM have been proposed to improve power efficiency and speed, because sensing operations in SRAM dominantly determine the overall speed and power consumption of the system-on-chip. This phenomenon is more pronounced in the nanoscale era, where SRAM bit-cells implemented near minimum-sized transistors are highly influenced by variation effects. Under this condition, for stable sensing, the control signal for accessing the selected bit-cell (word-line, WL) should be asserted for a long time, leading to increases in the power dissipation and delay at the same time. By innovating sensing circuits that can reduce the WL pulse width, the sensing power and speed can be efficiently improved, simultaneously. Throughout this paper, the strength and weakness of many SRAM sensing circuits are introduced in terms of various aspects-speed, area, power, etc.
引用
收藏
页数:24
相关论文
共 50 条
  • [31] Design of low-power high-speed bipolar frequency dividers
    Alioto, M
    Di Cataldo, G
    Palumbo, G
    [J]. ELECTRONICS LETTERS, 2002, 38 (04) : 158 - 160
  • [32] Design of A High-Speed Low-Power Multiport Register File
    Li, Shenglong
    Li, Zhaolin
    Wang, Fang
    [J]. 2009 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2009), 2009, : 408 - +
  • [33] Investigation on low-voltage low-power silicon bipolar design topology for high-speed digital circuits
    Schuppener, G
    Pala, C
    Mokhtari, M
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (07) : 1051 - 1054
  • [34] Design of High-Speed and Low-Power Comparator in Flash ADC
    Zhang, Shaozhen
    Li, Zheying
    Ling, Bo
    [J]. 2012 INTERNATIONAL WORKSHOP ON INFORMATION AND ELECTRONICS ENGINEERING, 2012, 29 : 687 - 692
  • [35] Analysis and design of high-speed and low-power CMOS PLAs
    Wang, JS
    Chang, CR
    Yeh, CW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (08) : 1250 - 1262
  • [36] Optimizing FinFET Technology for High-Speed and Low-Power Design
    Sairam, Tarun
    Zhao, Wei
    Cao, Yu
    [J]. GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 73 - 77
  • [37] New current conveyor for high-speed low-power current sensing
    Yeo, KS
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1998, 145 (02): : 85 - 89
  • [38] Memristor-Based Low-Power High-Speed Nonvolatile Hybrid Memory Array Design
    Asif Faruque, Khandoker
    Biswas, Baishakhi Rani
    Rashid, A. B. M. Harun-ur
    [J]. CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2017, 36 (09) : 3585 - 3597
  • [39] Memristor-Based Low-Power High-Speed Nonvolatile Hybrid Memory Array Design
    Khandoker Asif Faruque
    Baishakhi Rani Biswas
    A. B. M. Harun-ur Rashid
    [J]. Circuits, Systems, and Signal Processing, 2017, 36 : 3585 - 3597
  • [40] HIGH-SPEED, LOW-POWER, IMPLANTED-BURIED-OXIDE CMOS CIRCUITS
    COLINGE, JP
    HASHIMOTO, K
    KAMINS, T
    CHIANG, SY
    LIU, ED
    PENG, SS
    RISSMAN, P
    [J]. IEEE ELECTRON DEVICE LETTERS, 1986, 7 (05) : 279 - 281