A 3-D Circuit Model to evaluate CDM performance of ICs

被引:0
|
作者
Sowariraj, MSB
Smedes, T
de Jong, PC
Salm, C
Mouthaan, T
Kuper, FG
机构
[1] Univ Twente, NL-7500 AE Enschede, Netherlands
[2] Philips Semicond, NL-6534 AE Nijmegen, Netherlands
关键词
D O I
10.1016/j.microrel.2005.07.066
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a physical description of the static charge flow through an IC during a CDM event. Based on this description, an equivalent 3-D circuit to model the complete IC under CDM stress is proposed. The model takes into account various factors like package parasitics, substrate resistance, parasitic contacts of the circuit elements with the substrate, bus line resistances, distribution of protection devices. It allows studying the influence of these factors on the voltage transients seen across the gate-oxides of MOS transistors. CDM measurements on an IC with rail based protection showed gate-oxide failure at the MOS transistors in the internal core circuitry. The proposed circuit model is applied to study the voltage transients between the internal MOS transistors gate and local substrate during CDM stress and thereby explain the reason for the observed gate-oxide failure. It is found that V-SS line contact distribution with the substrate rail enhances CDM robustness, provided the power lines (V-SS and V-DD line) are well clamped to each other. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1425 / 1429
页数:5
相关论文
共 50 条
  • [21] Temperature Sensing RRAM Architecture for 3-D ICs
    Merkel, Cory E.
    Kudithipudi, Dhireesha
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (04) : 878 - 887
  • [22] Hierarchical Test Integration Methodology for 3-D ICs
    Chou, Che-Wei
    Li, Jin-Fu
    Yu, Yun-Chao
    Lo, Chih-Yen
    Kwai, Ding-Ming
    Chou, Yung-Fa
    IEEE DESIGN & TEST, 2015, 32 (04) : 59 - 70
  • [23] Synchronization and Power Integrity Issues in 3-D ICs
    Pavlidis, Vasilis F.
    Xu, Hu
    Tsioutsios, Ioannis
    De Micheli, Giovanni
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 536 - 539
  • [24] Harnessing Heterogeneity for Targeted Attacks on 3-D ICs
    Aversa, Alec
    Savidis, Ioannis
    PROCEEDING OF THE GREAT LAKES SYMPOSIUM ON VLSI 2024, GLSVLSI 2024, 2024, : 246 - 251
  • [25] Hexagonal TSV Bundle Topology for 3-D ICs
    Vaisband, Boris
    Friedman, Eby G.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2017, 64 (01) : 11 - 15
  • [26] Noise Coupling Models in Heterogeneous 3-D ICs
    Vaisband, Boris
    Friedman, Eby G.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2778 - 2786
  • [27] AC coupled interconnect for dense 3-D ICs
    Xu, J
    Mick, S
    Wilson, J
    Luo, L
    Chandrasekar, K
    Erickson, E
    Franzon, PD
    2003 IEEE NUCLEAR SCIENCE SYMPOSIUM, CONFERENCE RECORD, VOLS 1-5, 2004, : 125 - 129
  • [28] Fabrication Cost Analysis for Contactless 3-D ICs
    Papistas, Ioannis A.
    Pavlidis, Vasilis F.
    Velenis, Dimitrios
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (05) : 758 - 762
  • [29] Small Delay Testing for TSVs in 3-D ICs
    Huang, Shi-Yu
    Lin, Yu-Hsiang
    Tsai, Kun-Han
    Cheng, Wu-Tung
    Sunter, Stephen
    Chou, Yung-Fa
    Kwai, Ding-Ming
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 1031 - 1036
  • [30] An Impact of Circuit Scale on the Performance of 3-D Stacked Arithmetic Units
    Tada, Jubee
    Egawa, Ryusuke
    Kobayashi, Hiroaki
    2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,