A 3-D Circuit Model to evaluate CDM performance of ICs

被引:0
|
作者
Sowariraj, MSB
Smedes, T
de Jong, PC
Salm, C
Mouthaan, T
Kuper, FG
机构
[1] Univ Twente, NL-7500 AE Enschede, Netherlands
[2] Philips Semicond, NL-6534 AE Nijmegen, Netherlands
关键词
D O I
10.1016/j.microrel.2005.07.066
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a physical description of the static charge flow through an IC during a CDM event. Based on this description, an equivalent 3-D circuit to model the complete IC under CDM stress is proposed. The model takes into account various factors like package parasitics, substrate resistance, parasitic contacts of the circuit elements with the substrate, bus line resistances, distribution of protection devices. It allows studying the influence of these factors on the voltage transients seen across the gate-oxides of MOS transistors. CDM measurements on an IC with rail based protection showed gate-oxide failure at the MOS transistors in the internal core circuitry. The proposed circuit model is applied to study the voltage transients between the internal MOS transistors gate and local substrate during CDM stress and thereby explain the reason for the observed gate-oxide failure. It is found that V-SS line contact distribution with the substrate rail enhances CDM robustness, provided the power lines (V-SS and V-DD line) are well clamped to each other. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1425 / 1429
页数:5
相关论文
共 50 条
  • [41] Thermal-driven multilevel routing for 3-D ICs
    Cong, Jason
    Zhang, Yan
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 121 - 126
  • [42] Modeling and Analysis of Power Distribution Networks in 3-D ICs
    Hu, Xiang
    Du, Peng
    Buckwalter, James F.
    Cheng, Chung-Kuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (02) : 354 - 366
  • [43] Multi-Bit CNT TSV for 3-D ICs
    Vaisband, Boris
    Maurice, Ange
    Tan, Chong Wei
    Tay, Beng Kang
    Friedman, Eby G.
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [44] An Accurate and Fast Substrate Noise Prediction Method With Octagonal TSV Model for 3-D ICs
    Hsu, Yi-An
    Cheng, Chi-Hsuan
    Lu, Yi-Chang
    Wu, Tzong-Lin
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2017, 59 (05) : 1549 - 1557
  • [45] A Robust Integrated Power Delivery Methodology for 3-D ICs
    Safari, Yousef
    Vaisband, Boris
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (03) : 287 - 295
  • [46] Skew Variability in 3-D ICs with Multiple Clock Domains
    Xu, Hu
    Pavlidis, Vasilis F.
    De Micheli, Giovanni
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 2221 - 2224
  • [47] Inter-Plane Communication Methods for 3-D ICs
    Rahimian, Somayyeh
    Pavlidis, Vasilis F.
    De Micheli, Giovanni
    JOURNAL OF LOW POWER ELECTRONICS, 2012, 8 (02) : 170 - 181
  • [48] On Legalization of Die Bonding Bumps and Pads for 3-D ICs
    Huang, Yen-Hsiang
    Pentapati, Sai
    Agnesina, Anthony
    Brunion, Moritz
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (09) : 2741 - 2754
  • [49] An Effective Model for Evaluating Vertical Propagation Delay in TSV-based 3-D ICs
    Watanabe, Masayuki
    Niioka, Nanako
    Kobayashi, Tetsuya
    Karel, Rosely
    Fukase, Masa-aki
    Imai, Masashi
    Kurokawa, Atsushi
    PROCEEDINGS OF THE SIXTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2015), 2015, : 514 - 518
  • [50] A Test Response Compression Method for Monolithic 3-D ICs Based on 3-D Haar Wavelet Transforms
    Hu, Jing
    Lin, Yuheng
    Hu, Ming
    Wang, Hongjian
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2021, 70