A 3-D Circuit Model to evaluate CDM performance of ICs

被引:0
|
作者
Sowariraj, MSB
Smedes, T
de Jong, PC
Salm, C
Mouthaan, T
Kuper, FG
机构
[1] Univ Twente, NL-7500 AE Enschede, Netherlands
[2] Philips Semicond, NL-6534 AE Nijmegen, Netherlands
关键词
D O I
10.1016/j.microrel.2005.07.066
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a physical description of the static charge flow through an IC during a CDM event. Based on this description, an equivalent 3-D circuit to model the complete IC under CDM stress is proposed. The model takes into account various factors like package parasitics, substrate resistance, parasitic contacts of the circuit elements with the substrate, bus line resistances, distribution of protection devices. It allows studying the influence of these factors on the voltage transients seen across the gate-oxides of MOS transistors. CDM measurements on an IC with rail based protection showed gate-oxide failure at the MOS transistors in the internal core circuitry. The proposed circuit model is applied to study the voltage transients between the internal MOS transistors gate and local substrate during CDM stress and thereby explain the reason for the observed gate-oxide failure. It is found that V-SS line contact distribution with the substrate rail enhances CDM robustness, provided the power lines (V-SS and V-DD line) are well clamped to each other. (c) 2005 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1425 / 1429
页数:5
相关论文
共 50 条
  • [31] CDM based finite element code for concrete in 3-D
    Al-Gadhib, AH
    Asad-ur-Rahman, K
    Baluch, MH
    COMPUTERS & STRUCTURES, 1998, 67 (06) : 451 - 462
  • [32] Multiobjective microarchitectural floorplanning for 2-D and 3-D ICs
    Healy, Michael
    Vittes, Mario
    Ekpanyapong, Mongkol
    Ballapuram, Chinnakrishnan S.
    Lim, Sung Kyu
    Lee, Hsien-Hsin S.
    Loh, Gabriel H.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (01) : 38 - 52
  • [33] 3-D photonic circuit technology
    Raburn, M
    Liu, B
    Rauscher, K
    Okuno, Y
    Dagli, N
    Bowers, JE
    IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2002, 8 (04) : 935 - 942
  • [34] 3-D Square Coaxial Waveguide FSS and Equivalent Circuit Model
    Ge, Jinqun
    Zhu, Jianping
    Zhang, Haiyong
    Zhuang, Wei
    Tang, Wanchun
    2016 PROGRESS IN ELECTROMAGNETICS RESEARCH SYMPOSIUM (PIERS), 2016, : 1110 - 1114
  • [35] Tier Degradation of Monolithic 3-D ICs: A Power Performance Study at Different Technology Nodes
    Panth, Shreepad
    Samal, Sandeep Kumar
    Samadi, Kambiz
    Du, Yang
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (08) : 1265 - 1273
  • [36] Compact AC Modeling and Performance Analysis of Through-Silicon Vias in 3-D ICs
    Xu, Chuan
    Li, Hong
    Suaya, Roberto
    Banerjee, Kaustav
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (12) : 3405 - 3417
  • [37] Power, Performance, Area, and Cost Analysis of Face-to-Face-Bonded 3-D ICs
    Agnesina, Anthony
    Brunion, Moritz
    Kim, Jinwoo
    Garcia-Ortiz, Alberto
    Milojevic, Dragomir
    Catthoor, Francky
    Mirabelli, Gioele
    Komalan, Manu
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2023, 13 (03): : 300 - 314
  • [38] Hier-3D: A Methodology for Physical Hierarchy Exploration of 3-D ICs
    Bethur, Nesara Eranna
    Agnesina, Anthony
    Brunion, Moritz
    Garcia-Ortiz, Alberto
    Catthoor, Francky
    Milojevic, Dragomir
    Komalan, Manu
    Cavalcante, Matheus
    Riedel, Samuel
    Benini, Luca
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2024, 43 (07) : 1957 - 1970
  • [39] Snap-3D: A Constrained Placement-Driven Physical Design Methodology for High Performance 3-D ICs
    Vanna-Iampikul, Pruek
    Shao, Chengjia
    Lu, Yi-Chen
    Pentapati, Sai
    Heo, Yun
    Choi, Jae-Seung
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (07) : 2331 - 2335
  • [40] Adaptive Transient Leakage-Aware Linearised Model for Thermal Analysis of 3-D ICs
    Zhang, Chao
    Mihajlovic, Milan
    Pavlidis, Vasilis F.
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 268 - 271