HDL Implementation of Turbo Decoder using Soft Output Viterbi Algorithm

被引:1
|
作者
Ramteke, Shweta [1 ]
Kakde, Sandeep [1 ]
Suryawanshi, Yogesh [1 ]
机构
[1] YC Coll Engn, Dept Elect Engn, Nagpur, Maharashtra, India
关键词
3GPP-LTE; Add Compare Select (ACS); interleaver; SOVA; Turbo decoder;
D O I
10.1109/CSNT.2015.181
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and implementation of an efficient VLSI architecture for 3GPP-LET. Turbo decoder mainly consists of soft-input soft-output (SISO) decoders to achieve high throughput and Convolutional interleaver. Turbo decoder comprises of Branch Metric Unit(BMU), State Metric unit(SMU), Log-Likelihood Ratio Computation Unit(LLR), Add Compare Select Unit. ACS (Add Compare & Select) unit is very important unit in terms of throughput. In this paper, a new ACS(Add Compare Select) unit consists of Carry-lookahed Adder, Digital Comparator & Multiplexer is used in Turbo Decoder which increases the throughput & reduces the area of the design. In data transmission, turbo coding helps achieve near Shannon limit performance. Turbo coding is an advanced error correction technique widely used in the communications industry. Turbo encoders and decoders are important blocks in today's communication systems to achieve the best possible data reception with the fewest possible errors. The proposed turbo decoder is based on the Soft Output Viterbi Algorithm (SOVA). The entire architecture of Turbo decoder is coded using Verilog HDL and it is synthesized using Xilinx EDA with Spartan 3E.
引用
收藏
页码:859 / 864
页数:6
相关论文
共 50 条
  • [41] SOFT-INPUT HARD-OUTPUT BASED DECODER FOR TURBO CODES
    Kerner, M.
    Amrani, O.
    2008 IEEE 25TH CONVENTION OF ELECTRICAL AND ELECTRONICS ENGINEERS IN ISRAEL, VOLS 1 AND 2, 2008, : 769 - 771
  • [42] Soft Output Decoding Algorithm for Turbo Codes Implementation in Mobile Wi-Max Environment
    Kene, Jagdish D.
    Kulat, Kishor D.
    2ND INTERNATIONAL CONFERENCE ON COMMUNICATION, COMPUTING & SECURITY [ICCCS-2012], 2012, 1 : 666 - 673
  • [43] Viterbi algorithm motives in turbo decoding
    Kerner, M
    Amrani, O
    PROCEEDINGS OF THE IEEE ITSOC INFORMATION THEORY WORKSHOP 2005 ON CODING AND COMPLEXITY, 2005, : 99 - 103
  • [44] IP compiler for a soft input Viterbi decoder
    Park, JK
    Kim, JT
    Kim, KB
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 41 (06) : 956 - 962
  • [45] An implementation method of a turbo-code decoder using a block-wise MAP algorithm
    Park, G
    Yoon, S
    Kang, C
    Hong, D
    IEEE VEHICULAR TECHNOLOGY CONFERENCE, FALL 2000, VOLS 1-6, PROCEEDINGS: BRINGING GLOBAL MOBILITY TO THE NETWORK AGE, 2000, : 2956 - 2961
  • [46] IMPLEMENTATION OF A VITERBI DECODER OF REDUCED WORD SIZE
    SALABAY, AV
    ORLOV, DV
    TELECOMMUNICATIONS AND RADIO ENGINEERING, 1989, 44 (06) : 110 - 111
  • [47] A high-throughput, field programmabe gate array implementation of soft output Viterbi algorithm for magnetic recording
    Sun, LY
    Horigome, T
    Kumar, BVKV
    IEEE TRANSACTIONS ON MAGNETICS, 2004, 40 (04) : 3081 - 3083
  • [48] Efficient Implementation of Convolution Encoder and Viterbi Decoder
    Soreng, Bineeta
    Kumar, Saurabh
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 1270 - 1273
  • [49] Scene Text Recognition using Part-based TSM and Soft Output Viterbi Algorithm
    Brindha, S.
    Devi, S. Punitha
    2015 INTERNATIONAL CONFERENCE ON INNOVATIONS IN INFORMATION, EMBEDDED AND COMMUNICATION SYSTEMS (ICIIECS), 2015,
  • [50] Efficient implementation of Convolution Encoder and Viterbi Decoder
    Soreng, Bineeta
    Kumar, Saurabh
    Proceedings of IEEE International Conference on Circuit, Power and Computing Technologies, ICCPCT 2013, 2013, : 1270 - 1273