HDL Implementation of Turbo Decoder using Soft Output Viterbi Algorithm

被引:1
|
作者
Ramteke, Shweta [1 ]
Kakde, Sandeep [1 ]
Suryawanshi, Yogesh [1 ]
机构
[1] YC Coll Engn, Dept Elect Engn, Nagpur, Maharashtra, India
关键词
3GPP-LTE; Add Compare Select (ACS); interleaver; SOVA; Turbo decoder;
D O I
10.1109/CSNT.2015.181
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and implementation of an efficient VLSI architecture for 3GPP-LET. Turbo decoder mainly consists of soft-input soft-output (SISO) decoders to achieve high throughput and Convolutional interleaver. Turbo decoder comprises of Branch Metric Unit(BMU), State Metric unit(SMU), Log-Likelihood Ratio Computation Unit(LLR), Add Compare Select Unit. ACS (Add Compare & Select) unit is very important unit in terms of throughput. In this paper, a new ACS(Add Compare Select) unit consists of Carry-lookahed Adder, Digital Comparator & Multiplexer is used in Turbo Decoder which increases the throughput & reduces the area of the design. In data transmission, turbo coding helps achieve near Shannon limit performance. Turbo coding is an advanced error correction technique widely used in the communications industry. Turbo encoders and decoders are important blocks in today's communication systems to achieve the best possible data reception with the fewest possible errors. The proposed turbo decoder is based on the Soft Output Viterbi Algorithm (SOVA). The entire architecture of Turbo decoder is coded using Verilog HDL and it is synthesized using Xilinx EDA with Spartan 3E.
引用
收藏
页码:859 / 864
页数:6
相关论文
共 50 条
  • [21] Parallel implementation of a soft output sphere decoder
    Jalden, Joakim
    Ottersten, Bjorn
    2005 39TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1 AND 2, 2005, : 581 - 585
  • [22] Implementation scheme for a Viterbi decoder
    Arab Acad for Science, Alexandria, Egypt
    Nat Radio Sci Conf NRSC Proc, (C22):
  • [23] Modified Soft Output Viterbi Error Correcting Algorithm
    Gnanasekaran, T.
    Duraiswamy, K.
    INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2008, 8 (09): : 161 - 165
  • [24] Modified Soft Output Viterbi Algorithm for truncated trellis
    Varma, GN
    Charan, GP
    Sahu, U
    IEEE TENCON 2003: CONFERENCE ON CONVERGENT TECHNOLOGIES FOR THE ASIA-PACIFIC REGION, VOLS 1-4, 2003, : 1535 - 1538
  • [25] Turbo decoder implementation
    Yoon, S
    IEEE 54TH VEHICULAR TECHNOLOGY CONFERENCE, VTC FALL 2001, VOLS 1-4, PROCEEDINGS, 2001, : 1824 - 1828
  • [26] Implementation of Turbo Decoder Using MAX-LOG-MAP Algorithm in VHDL
    Mishra, Shivshankar
    Shukla, Harshit
    Madhekar, Suneel
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [27] Implementation of Convolutional Encoder and Viterbi Decoder using VHDL
    Wong, Yin Sweet
    Ong, Wen Jian
    Chong, Jin Hui
    Ng, Chee Kyun
    Noordin, Nor Kamariah
    2009 IEEE STUDENT CONFERENCE ON RESEARCH AND DEVELOPMENT: SCORED 2009, PROCEEDINGS, 2009, : 22 - 25
  • [28] Soft-Output Demapper and Viterbi Decoder for Software-Defined Radio
    Marcin, Darmetko
    PHOTONICS APPLICATIONS IN ASTRONOMY, COMMUNICATIONS, INDUSTRY, AND HIGH-ENERGY PHYSICS EXPERIMENTS 2014, 2014, 9290
  • [29] Concurrent Algorithm and Hardware Implementation for Low-Latency Turbo Decoder Using a Single MAP Decoder
    Lu, Ya-Cheng
    Lu, Erl-Huei
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2010, E93B (01) : 1 - 8
  • [30] Improved soft ISI cancellation for turbo equalization using full soft output channel decoder's information
    Vogelbruch, F
    Haar, S
    GLOBECOM'03: IEEE GLOBAL TELECOMMUNICATIONS CONFERENCE, VOLS 1-7, 2003, : 1736 - 1740