A 40 Gb/s clock and data recovery module with improved phase-locked loop circuits

被引:0
|
作者
Park, Hyun [1 ]
Kim, Kang Wook [2 ]
Lim, Sang-Kyu [3 ]
Ko, Jesoo [3 ]
机构
[1] EM Wise Commun Co, Taegu, South Korea
[2] Kyungpook Natl Univ, Dept Elect Engn & Comp Sci, Taegu, South Korea
[3] ETRI, Optical Commun Res Ctr, Taejon, South Korea
关键词
phase-locked loop; clock and data recovery; CDR; clock recovery; fiber-optic communication system; 40; Gb/s;
D O I
10.4218/etrij.08.1107.0043
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 40 Gb/s clock and data recovery (CDR) module for a fiber-optic receiver with improved phase-locked loop (PLL) circuits has been successfully implemented. The PLL of the CDR module employs an improved D-type flip-flop frequency acquisition circuit, which helps to stabilize the CDR performance, to obtain faster frequency acquisition, and to reduce the time of recovering the lock state in the event of losing the lock state. The measured RMS jitter of the clock signal recovered from 40 Gb/s pseudo-random binary sequence (2(31)-1) data by the improved PLL clock recovery module is 210 fs. The CDR module also integrates a 40 Gb/s D-FF decision circuit, demonstrating that it can produce clean retimed data using the recovered clock.
引用
收藏
页码:275 / 281
页数:7
相关论文
共 50 条
  • [1] Implementation of a phase-locked loop clock recovery module for 40 Gb/s optical receivers
    Park, CH
    Woo, DS
    Kim, TG
    Lim, SK
    Kim, KW
    [J]. 2005 IEEE MTT-S International Microwave Symposium, Vols 1-4, 2005, : 2127 - 2130
  • [2] 40 Gb/s clock recovery based on optical phase-locked loop
    Quan, Shuang
    Yao, Minyu
    Zhang, Hongming
    Zhang, Jun
    [J]. Guangxue Xuebao/Acta Optica Sinica, 2007, 27 (08): : 1382 - 1386
  • [3] Design of the clock recovery circuit with a phase-locked loop for 40 Gb/s optical receivers
    Park, CH
    Woo, DS
    Kim, KW
    Lim, SK
    [J]. 34TH EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, CONFERENCE PROCEEDINGS, 2004, : 757 - 759
  • [4] Implementation of a low-cost phase-locked loop clock-recovery module for 40-Gb/s optical receivers
    Woo, DS
    Kim, KW
    Lim, SK
    Ko', J
    [J]. MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2006, 48 (02) : 312 - 315
  • [5] Design and characterization of a 10 Gb/s clock and data recovery circuit implemented with phase-locked loop
    Song, JH
    Yoo, TW
    Ko, JH
    Park, CS
    Kim, JK
    [J]. ETRI JOURNAL, 1999, 21 (03) : 1 - 5
  • [6] 10Gb/s clock extraction and data regeneration circuit implemented with phase-locked loop
    Yoo, TW
    Park, MS
    [J]. 1997 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS I-III: HIGH FREQUENCIES IN HIGH PLACES, 1997, : 1713 - 1716
  • [7] Timing jitter analysis for clock recovery circuits based on an optoelectronic phase-locked loop (OPLL)
    Zibar, D
    Mork, J
    Oxenlowe, LK
    Galili, M
    Clausen, AT
    [J]. 2005 Conference on Lasers & Electro-Optics (CLEO), Vols 1-3, 2005, : 458 - 460
  • [8] Theoretical and experimental investigation of a balanced phase-locked loop based clock recovery at a bit rate of 160 Gb/s
    Zibar, D
    Oxenlove, LK
    Clausen, AT
    Mork, J
    [J]. 2003 IEEE LEOS ANNUAL MEETING CONFERENCE PROCEEDINGS, VOLS 1 AND 2, 2003, : 388 - 389
  • [9] 80-to 10-Gb/s clock recovery using an electro-optic phase-locked loop
    Carruthers, TF
    Lou, JW
    [J]. ECOC'01: 27TH EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION, VOLS 1-6, 2001, : 284 - 285
  • [10] THEORETICAL MODELING AND SIMULATION OF PHASE-LOCKED LOOP (PLL) FOR CLOCK DATA RECOVERY (CDR)
    Ashari, Z. M.
    Nordin, A. N.
    [J]. IIUM ENGINEERING JOURNAL, 2011, 12 (05): : 105 - 113