Fringing-field-based 2-D analytical model for a gate-underlap double-gate TFET

被引:2
|
作者
Paul, Dip Joti [1 ]
Abdullah-Al-Kaiser, Md. [1 ]
Islam, Md. Shofiqul [2 ]
Khosru, Quazi D. M. [1 ]
机构
[1] Bangladesh Univ Engn & Technol, Dept Elect & Elect Engn, Dhaka 1000, Bangladesh
[2] King Abdulaziz Univ, Dept Elect & Comp Engn, POB 80204, Jeddah 21589, Saudi Arabia
关键词
DG TFET; Gate underlap; Fringing field; Conformal mapping; Ambipolar current; TUNNEL-FET; EFFECT TRANSISTORS; PERFORMANCE; DEVICES;
D O I
10.1007/s10825-018-1234-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An analytical model was developed to calculate the potential distribution for a gate-underlap double-gate tunnel FET. The electrostatic potential of the device was derived using the two-dimensional Poisson's equation, incorporating the fringing electric field in the gate-underlap surface and employing a conformal mapping method. In addition to analytical potential modeling, the electric field and drain current were evaluated to investigate the device performance. Excellent agreement with technology computer-aided design (TCAD) simulation results was observed. The dependence of the ambipolar current on the spacer oxide dielectric constant, spacer length, channel length, and gate material thickness was examined using the proposed model. The effects of the variation of all of these parameters were well predicted, and the model reveals that use of a low-kappa spacer dielectric combined with a high-kappa gate dielectric results in the minimal ambipolar current for the device.
引用
收藏
页码:1567 / 1577
页数:11
相关论文
共 50 条
  • [21] A 2-D analytical model for cylindrical gate tunnel FET (CG-TFET) based on center potential
    Dash, Sidhartha
    Mishra, Guru Prasad
    [J]. TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2017, 25 (02) : 770 - 782
  • [22] Insights into Gate-Underlap Design in Double Gate based 6-T SRAM Cell for Low Voltage Applications
    Rashmi
    Kranti, Abhinav
    Armstrong, G. Alastair
    [J]. 2008 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2008, : 61 - 62
  • [23] Vertical Tunneling Based Dual-material Double-gate TFET
    Singh, Km Sucheta
    Kumar, Satyendra
    Nigam, Kaushal
    [J]. 2021 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, AND INTELLIGENT SYSTEMS (ICCCIS), 2021, : 900 - 904
  • [24] Analytical Model for Double-Gate Tunneling Field-Effect Transistor (DG-TFET) Using Carrier Concentration Approach
    Narang, Rakhi
    Saxena, Manoj
    Gupta, R. S.
    Gupta, Mridula
    [J]. JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2013, 10 (05) : 1202 - 1208
  • [25] 2-D Analytical Drain Current Model of Double-Gate Heterojunction TFETs With a SiO2/HfO2 Stacked Gate-Oxide Structure
    Kumar, Sanjay
    Singh, Kunal
    Chander, Sweta
    Goel, Ekta
    Singh, Prince Kumar
    Baral, Kamalaksha
    Singh, Balraj
    Jit, Satyabrata
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (01) : 331 - 338
  • [26] An Analytical Charge Model for Double-Gate Tunnel FETs
    Zhang, Lining
    Lin, Xinnan
    He, Jin
    Chan, Mansun
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (12) : 3217 - 3223
  • [27] An analytical symmetric double-gate SOI MOSFET model
    Jiou, HK
    Jang, SL
    Liu, SS
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1999, 86 (06) : 671 - 683
  • [28] Analytical model for potential in Double-Gate Juntionless transistors
    Cerdeira, Antonio
    Estrada, Magali
    Trevisoli, R. D.
    Doria, R. T.
    de Souza, Michelly
    Pavanello, Marcelo A.
    [J]. 2013 28TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO 2013), 2013,
  • [29] Metal Drain Double-Gate Tunnel Field Effect Transistor with Underlap: Design and Simulation
    Khan, Anam
    Loan, Sajad A.
    [J]. SILICON, 2021, 13 (05) : 1421 - 1431
  • [30] Metal Drain Double-Gate Tunnel Field Effect Transistor with Underlap: Design and Simulation
    Anam Khan
    Sajad A. Loan
    [J]. Silicon, 2021, 13 : 1421 - 1431