Fringing-field-based 2-D analytical model for a gate-underlap double-gate TFET

被引:2
|
作者
Paul, Dip Joti [1 ]
Abdullah-Al-Kaiser, Md. [1 ]
Islam, Md. Shofiqul [2 ]
Khosru, Quazi D. M. [1 ]
机构
[1] Bangladesh Univ Engn & Technol, Dept Elect & Elect Engn, Dhaka 1000, Bangladesh
[2] King Abdulaziz Univ, Dept Elect & Comp Engn, POB 80204, Jeddah 21589, Saudi Arabia
关键词
DG TFET; Gate underlap; Fringing field; Conformal mapping; Ambipolar current; TUNNEL-FET; EFFECT TRANSISTORS; PERFORMANCE; DEVICES;
D O I
10.1007/s10825-018-1234-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An analytical model was developed to calculate the potential distribution for a gate-underlap double-gate tunnel FET. The electrostatic potential of the device was derived using the two-dimensional Poisson's equation, incorporating the fringing electric field in the gate-underlap surface and employing a conformal mapping method. In addition to analytical potential modeling, the electric field and drain current were evaluated to investigate the device performance. Excellent agreement with technology computer-aided design (TCAD) simulation results was observed. The dependence of the ambipolar current on the spacer oxide dielectric constant, spacer length, channel length, and gate material thickness was examined using the proposed model. The effects of the variation of all of these parameters were well predicted, and the model reveals that use of a low-kappa spacer dielectric combined with a high-kappa gate dielectric results in the minimal ambipolar current for the device.
引用
收藏
页码:1567 / 1577
页数:11
相关论文
共 50 条
  • [31] An Analytical 2D Current Model of Double-Gate Schottky-Barrier MOSFETs
    Zhao, Yu Ning
    Du, Gang
    Kang, Jin Feng
    Liu, Xiao Yan
    Han, Ruqi
    [J]. SISPAD: 2008 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 2008, : 133 - 136
  • [32] An explicit surface potential, capacitance and drain current model for double-gate TFET
    Kaur, Sarabjeet
    Raman, Ashish
    Sarin, Rakesh Kumar
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2020, 140
  • [33] Analysis and Performance Study of III-V Schottky Barrier Double-Gate MOSFETs Using a 2-D Analytical Model
    Schwarz, Mike
    Kloes, Alexander
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (07) : 2757 - 2763
  • [34] A Compact 2-D Analytical Model for Electrical Characteristics of Double-Gate Tunnel Field-Effect Transistors With a SiO2/High-k Stacked Gate-Oxide Structure
    Kumar, Sanjay
    Goel, Ekta
    Singh, Kunal
    Singh, Balraj
    Kumar, Mirgender
    Jit, Satyabrata
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (08) : 3291 - 3299
  • [35] A Physical Model for Fringe Capacitance in Double-Gate MOSFETs With Non-Abrupt Source/Drain Junctions and Gate Underlap
    Agrawal, Shishir
    Fossum, Jerry G.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (05) : 1069 - 1075
  • [36] Charge-based analytical current model for asymmetric Double-Gate MOSFETs
    Park, JS
    Lee, S
    Jhee, Y
    Shin, H
    [J]. JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2005, 47 : S392 - S396
  • [37] An analytical charge-based capacitance model for double-gate tunnel FETs
    Gholizadeh, Mahdi
    Zare, Malihe
    Hosseini, Seyed Ebrahim
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2021, 152
  • [38] An analytical subthreshold current model for ballistic double-gate MOSFETs
    Autran, JL
    Munteanu, D
    Tintori, O
    Aubert, M
    Decarre, E
    [J]. NSTI NANOTECH 2004, VOL 2, TECHNICAL PROCEEDINGS, 2004, : 171 - 174
  • [39] A Quasi-Analytical Model for Double-Gate Tunneling Field-Effect Transistors
    Pan, Andrew
    Chui, Chi On
    [J]. IEEE ELECTRON DEVICE LETTERS, 2012, 33 (10) : 1468 - 1470
  • [40] Analytical Model for Junctionless Double-Gate FET in Subthreshold Region
    Shin, Yong Hyeon
    Weon, Sungwoo
    Hong, Daesik
    Yun, Ilgu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (04) : 1433 - 1440