Fringing-field-based 2-D analytical model for a gate-underlap double-gate TFET

被引:2
|
作者
Paul, Dip Joti [1 ]
Abdullah-Al-Kaiser, Md. [1 ]
Islam, Md. Shofiqul [2 ]
Khosru, Quazi D. M. [1 ]
机构
[1] Bangladesh Univ Engn & Technol, Dept Elect & Elect Engn, Dhaka 1000, Bangladesh
[2] King Abdulaziz Univ, Dept Elect & Comp Engn, POB 80204, Jeddah 21589, Saudi Arabia
关键词
DG TFET; Gate underlap; Fringing field; Conformal mapping; Ambipolar current; TUNNEL-FET; EFFECT TRANSISTORS; PERFORMANCE; DEVICES;
D O I
10.1007/s10825-018-1234-5
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An analytical model was developed to calculate the potential distribution for a gate-underlap double-gate tunnel FET. The electrostatic potential of the device was derived using the two-dimensional Poisson's equation, incorporating the fringing electric field in the gate-underlap surface and employing a conformal mapping method. In addition to analytical potential modeling, the electric field and drain current were evaluated to investigate the device performance. Excellent agreement with technology computer-aided design (TCAD) simulation results was observed. The dependence of the ambipolar current on the spacer oxide dielectric constant, spacer length, channel length, and gate material thickness was examined using the proposed model. The effects of the variation of all of these parameters were well predicted, and the model reveals that use of a low-kappa spacer dielectric combined with a high-kappa gate dielectric results in the minimal ambipolar current for the device.
引用
收藏
页码:1567 / 1577
页数:11
相关论文
共 50 条
  • [41] An analytical drain current model for symmetric double-gate MOSFETs
    Yu, Fei
    Huang, Gongyi
    Lin, Wei
    Xu, Chuanzhong
    [J]. AIP ADVANCES, 2018, 8 (04):
  • [42] Analytical Model of Short-Channel Double-Gate JFETs
    Chang, Jiwon
    Kapoor, Ashok K.
    Register, Leonard F.
    Banerjee, Sanjay K.
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (08) : 1846 - 1855
  • [43] A two-dimensional (2D) analytical surface potential and subthreshold current model for the underlap dual-material double-gate (DMDG) FinFET
    Vadthiya Narendar
    Saurabh Rai
    Siddharth Tiwari
    [J]. Journal of Computational Electronics, 2016, 15 : 1316 - 1325
  • [44] A two-dimensional (2D) analytical surface potential and subthreshold current model for the underlap dual-material double-gate (DMDG) FinFET
    Narendar, Vadthiya
    Rai, Saurabh
    Tiwari, Siddharth
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2016, 15 (04) : 1316 - 1325
  • [45] 2-D Analytical Threshold Voltage Model for Dielectric Pocket Double-Gate Junctionless FETs by Considering Source/Drain Depletion Effect
    Singh, Balraj
    Gola, Deepti
    Singh, Kunal
    Goel, Ekta
    Kumar, Sanjay
    Jit, Satyabrata
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (03) : 901 - 908
  • [46] 2-D Physics-Based Compact DC Modeling of Double-Gate Tunnel-FETs
    Horst, Fabian
    Farokhnejad, Atieh
    Zhao, Qing-Tai
    Iniguez, Benjamin
    Kloes, Alexander
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (01) : 132 - 138
  • [47] Ge- and Ge1-zSnz-Based Gate-Underlap Dual Material Double Gate Tunnel Field Effect Transistor: Modeling, Optimization, and its Application to Biosensors
    Shaw, Namrata
    Mukhopadhyay, Bratati
    [J]. PHYSICA STATUS SOLIDI A-APPLICATIONS AND MATERIALS SCIENCE, 2023, 220 (05):
  • [48] 2-D Analytical Modeling of Threshold Voltage for Graded-Channel Dual-Material Double-Gate MOSFETs
    Goel, Ekta
    Kumar, Sanjay
    Singh, Kunal
    Singh, Balraj
    Kumar, Mirgender
    Jit, Satyabrata
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 966 - 973
  • [49] An Analytical Model for Tunnel Barrier Modulation in Triple Metal Double Gate TFET
    Bagga, Navjeet
    Sarkar, Subir Kumar
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (07) : 2136 - 2142
  • [50] A Universal Analytical Potential Model for Double-Gate Heterostructure Tunnel FETs
    Mohammadi, Saeed
    Keighobadi, Danial
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (03) : 1605 - 1612