Low-power data-dependent 8 x 8 DCT/IDCT for video compression

被引:7
|
作者
Pai, CY [1 ]
Lynch, WE [1 ]
Al-Khalili, AJ [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
来源
关键词
D O I
10.1049/ip-vis:20030564
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Traditional fast discrete cosine transform (DCT)/inverse DCT (IDCT) algorithms have focused on reducing arithmetic complexity and have fixed run-time complexities regardless of the input. Recently, data-dependent signal processing has been applied to the DCT/IDCT. These algorithms have variable run-time complexities. A two-dimensional 8 x 8 low-power DCT/IDCT design is implemented using VHDL by applying the data-dependent signal processing concept onto the traditional fixed-complexity fast DCT/IDCT algorithm. To reduce power, the design is based on Loeffler's fast algorithm, which uses a low number of multiplications. On top of that, zero bypassing, data segmentation, input truncation and hardwired canonical sign-digit (CSD) multipliers are used to reduce the run-time computation, hence reducing the switching activities and the power. When synthesised using CMC 0.18-mum 1.6V CMOSP technology, the proposed FDCT/IDCT design consumes 8.94/9.54 mW, respectively, with a clock frequency of 40 MHz and a processing rate of 320M sample/s. This design features lower dynamic power consumption per sample, i.e. it is more power-efficient than other previously reported high-performance FDCT/IDCT designs.
引用
收藏
页码:245 / 255
页数:11
相关论文
共 50 条
  • [1] On the low-power design of DCT and IDCT for low bit-rate video codecs
    August, N
    Ha, DS
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 203 - 207
  • [2] A high-performance low-power 2-D 8 x 8 IDCT processor with asynchronous pipeline
    Xu, M
    Jian, G
    Jie, C
    2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 290 - 293
  • [3] Low power design of DCT and IDCT for low bit rate video codecs
    August, NJ
    Ha, DS
    IEEE TRANSACTIONS ON MULTIMEDIA, 2004, 6 (03) : 414 - 422
  • [4] A new design and implementation of 8x8 2-D DCT/IDCT
    Lee, YP
    Chen, LG
    Chen, MJ
    Ku, CW
    VLSI SIGNAL PROCESSING, IX, 1996, : 408 - 417
  • [5] A parameterized power-aware IP core generator for the 2-D 8x8 DCT/IDCT
    Ju, RC
    Chen, JW
    Guo, JI
    Chen, TF
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 769 - 772
  • [6] Low Power 8X8 Sum of Absolute Difference Engine for Motion Estimation in Video Compression
    Manjunatha, D. V.
    Sainarayanan, G.
    2013 IEEE INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING, COMMUNICATION AND NANOTECHNOLOGY (ICE-CCN'13), 2013, : 68 - 73
  • [7] Low-Power Multiplierless DCT for Image/Video Coders
    Kim, Byoung-Il
    Ziavras, Sotirios G.
    ISCE: 2009 IEEE 13TH INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, VOLS 1 AND 2, 2009, : 287 - 290
  • [8] A Design-Space Exploration Tool for Low-Power DCT and IDCT Hardware Accelerators
    Walters, E. George, III
    2012 IEEE 16TH INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS (ISCE), 2012,
  • [9] A low power 8 x 8 direct 2-D DCT chip design
    Chang, HC
    Jiu, JY
    Chen, LL
    Chen, LG
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2000, 26 (03): : 319 - 332
  • [10] A Low Power 8 x 8 Direct 2-D DCT Chip Design
    Hao-Chieh Chang
    Jiun-Ying Jiu
    Li-Lin Chen
    Liang-Gee Chen
    Journal of VLSI signal processing systems for signal, image and video technology, 2000, 26 : 319 - 332