Low-power data-dependent 8 x 8 DCT/IDCT for video compression

被引:7
|
作者
Pai, CY [1 ]
Lynch, WE [1 ]
Al-Khalili, AJ [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
来源
关键词
D O I
10.1049/ip-vis:20030564
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Traditional fast discrete cosine transform (DCT)/inverse DCT (IDCT) algorithms have focused on reducing arithmetic complexity and have fixed run-time complexities regardless of the input. Recently, data-dependent signal processing has been applied to the DCT/IDCT. These algorithms have variable run-time complexities. A two-dimensional 8 x 8 low-power DCT/IDCT design is implemented using VHDL by applying the data-dependent signal processing concept onto the traditional fixed-complexity fast DCT/IDCT algorithm. To reduce power, the design is based on Loeffler's fast algorithm, which uses a low number of multiplications. On top of that, zero bypassing, data segmentation, input truncation and hardwired canonical sign-digit (CSD) multipliers are used to reduce the run-time computation, hence reducing the switching activities and the power. When synthesised using CMC 0.18-mum 1.6V CMOSP technology, the proposed FDCT/IDCT design consumes 8.94/9.54 mW, respectively, with a clock frequency of 40 MHz and a processing rate of 320M sample/s. This design features lower dynamic power consumption per sample, i.e. it is more power-efficient than other previously reported high-performance FDCT/IDCT designs.
引用
收藏
页码:245 / 255
页数:11
相关论文
共 50 条
  • [31] A Low Cost, Constant Throughput and Reusable 8X8 DCT Architecture for HEVC
    Chatterjee, Subiman
    Sarawadekar, Kishor Prabhakar
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 217 - 220
  • [32] A Low-Power, High-Speed DCT architecture for image compression: principle and implementation
    Jridi, M.
    Alfalou, A.
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 304 - 309
  • [33] Error-free computation of 8x8 2-D DCT and IDCT using two-dimensional algebraic integer quantization
    Wahid, K
    Dimitrov, V
    Jullien, G
    17TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2005, : 214 - 221
  • [34] Low-power 6-GHz wave-pipelined 8b x 8b multiplier
    Saha, Aloke
    Pal, Dipankar
    Chandra, Mahesh
    IET CIRCUITS DEVICES & SYSTEMS, 2013, 7 (03) : 124 - 140
  • [35] Design of a low-power 8 x 8-bit parallel multiplier using MOS current mode logic circuit
    Kim, J. B.
    Lee, Y. S.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2007, 94 (10) : 905 - 913
  • [36] A new dual transmission gate adiabatic logic and design of an 8x8-bit multiplier for low-power DSP
    Hu, J
    Ye, X
    Xia, YS
    2004 7TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS 1-3, 2004, : 559 - 562
  • [37] Low-Power Lossless Data Compression for Wireless Brain Electrophysiology
    Cuevas-Lopez, Aaron
    Perez-Montoyo, Elena
    Lopez-Madrona, Victor J.
    Canals, Santiago
    Moratal, David
    SENSORS, 2022, 22 (10)
  • [38] A compression improvement technique for low-power scan test data
    Song, Jaehoon
    Yi, Hyunbean
    Hwang, Doochan
    Park, Sungju
    TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1835 - +
  • [39] Low-power and wide-band 1 x 8 silica waveguide optical switch
    Wang, Manzhuo
    Yue, Jianbo
    Yao, Zhentao
    Liu, Tingyu
    Sun, Xiaoqiang
    Wu, Yuanda
    Zhang, Daming
    OPTICS AND LASER TECHNOLOGY, 2024, 171
  • [40] Algebraic Integer based 8x8 2-D DCT Architecture for Digital Video Processing
    Madanayake, H. L. P. Arjuna
    Cintra, R. J.
    Onen, D.
    Dimitrov, V. S.
    Bruton, L. T.
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1247 - 1250