共 50 条
- [31] A Low Cost, Constant Throughput and Reusable 8X8 DCT Architecture for HEVC 2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 217 - 220
- [32] A Low-Power, High-Speed DCT architecture for image compression: principle and implementation PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 304 - 309
- [33] Error-free computation of 8x8 2-D DCT and IDCT using two-dimensional algebraic integer quantization 17TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2005, : 214 - 221
- [36] A new dual transmission gate adiabatic logic and design of an 8x8-bit multiplier for low-power DSP 2004 7TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS 1-3, 2004, : 559 - 562
- [38] A compression improvement technique for low-power scan test data TENCON 2006 - 2006 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2006, : 1835 - +
- [39] Low-power and wide-band 1 x 8 silica waveguide optical switch OPTICS AND LASER TECHNOLOGY, 2024, 171
- [40] Algebraic Integer based 8x8 2-D DCT Architecture for Digital Video Processing 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1247 - 1250