Low-power data-dependent 8 x 8 DCT/IDCT for video compression

被引:7
|
作者
Pai, CY [1 ]
Lynch, WE [1 ]
Al-Khalili, AJ [1 ]
机构
[1] Concordia Univ, Dept Elect & Comp Engn, Montreal, PQ H3G 1M8, Canada
来源
关键词
D O I
10.1049/ip-vis:20030564
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Traditional fast discrete cosine transform (DCT)/inverse DCT (IDCT) algorithms have focused on reducing arithmetic complexity and have fixed run-time complexities regardless of the input. Recently, data-dependent signal processing has been applied to the DCT/IDCT. These algorithms have variable run-time complexities. A two-dimensional 8 x 8 low-power DCT/IDCT design is implemented using VHDL by applying the data-dependent signal processing concept onto the traditional fixed-complexity fast DCT/IDCT algorithm. To reduce power, the design is based on Loeffler's fast algorithm, which uses a low number of multiplications. On top of that, zero bypassing, data segmentation, input truncation and hardwired canonical sign-digit (CSD) multipliers are used to reduce the run-time computation, hence reducing the switching activities and the power. When synthesised using CMC 0.18-mum 1.6V CMOSP technology, the proposed FDCT/IDCT design consumes 8.94/9.54 mW, respectively, with a clock frequency of 40 MHz and a processing rate of 320M sample/s. This design features lower dynamic power consumption per sample, i.e. it is more power-efficient than other previously reported high-performance FDCT/IDCT designs.
引用
收藏
页码:245 / 255
页数:11
相关论文
共 50 条
  • [41] Low-power Multi-Size HEVC DCT Architecture Proposal for QFHD Video Processing
    Martinez, Luana Vieira
    Livi Ramos, Fabio Luis
    Zatt, Bruno
    Porto, Marcelo
    Bampi, Sergio
    2017 30TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2017): CHOP ON SANDS, 2017, : 41 - 46
  • [42] Design of an embedded low-power 8-bit microcontroller
    Zhao, Yi-Qiang
    Liu, Chang-Long
    Yan, Xin-Wen
    Tianjin Daxue Xuebao (Ziran Kexue yu Gongcheng Jishu Ban)/Journal of Tianjin University Science and Technology, 2010, 43 (12): : 1098 - 1102
  • [43] Low-Power H.264 Video Compression Architectures for Mobile Communication
    Bahari, Asral
    Arslan, Tughrul
    Erdogan, Ahmet T.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2009, 19 (09) : 1251 - 1261
  • [44] Hybrid test data compression technique for low-power scan test data
    Song, Jaehoon
    Lee, Junseop
    Kim, Byeongjin
    Jung, Taejin
    Yi, Hyunbean
    Park, Sungju
    2007 INTERNATIONAL SYMPOSIUM ON INFORMATION TECHNOLOGY CONVERGENCE, PROCEEDINGS, 2007, : 152 - 156
  • [45] Exploring approximations in 4- and 8- point DTT hardware architectures for low-power image compression
    Guilherme Paim
    Gustavo Madeira Santana
    Leandro Mateus Giacomini Rocha
    Leonardo Bandeira Soares
    Eduardo Antônio César da Costa
    Sergio Bampi
    Analog Integrated Circuits and Signal Processing, 2018, 97 : 503 - 514
  • [46] Exploring approximations in 4-and 8-point DTT hardware architectures for low-power image compression
    Paim, Guilherme
    Santana, Gustavo Madeira
    Giacomini Rocha, Leandro Mateus
    Soares, Leonardo Bandeira
    Cesar da Costa, Eduardo Antonio
    Bampi, Sergio
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 97 (03) : 503 - 514
  • [47] Improved 8-Point Approximate DCT for Image and Video Compression Requiring Only 14 Additions
    Potluri, Uma Sadhvi
    Madanayake, Arjuna
    Cintra, Renato J.
    Bayer, Fabio M.
    Kulasekera, Sunera
    Edirisuriya, Amila
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (06) : 1727 - 1740
  • [48] Design of a low-power, high performance, 8x8 bit multiplier using a Shannon-based adder cell
    Senthilpari, C.
    Singh, Ajay Kumar
    Diwakar, K.
    MICROELECTRONICS JOURNAL, 2008, 39 (05) : 812 - 821
  • [49] Image Watermarking using Low Wavelet Subband based on 8 X 8 Sub-block DCT
    Winarno, Agus
    Setiadi, De Rosal Ignatius Moses
    Arrasyid, Adli Azhar
    Sari, Christy Atika
    Rachmawanto, Eko Hari
    2017 INTERNATIONAL SEMINAR ON APPLICATION FOR TECHNOLOGY OF INFORMATION AND COMMUNICATION (ISEMANTIC), 2017, : 11 - 15
  • [50] A LOW-POWER 8-B 13.5-MHZ VIDEO CMOS ADC FOR VISIOPHONY ISDN APPLICATIONS
    ABRIAL, A
    BOUVIER, J
    FOURNIER, JM
    SENN, P
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (07) : 725 - 729