Low-Power Multiplierless DCT for Image/Video Coders

被引:0
|
作者
Kim, Byoung-Il [1 ]
Ziavras, Sotirios G. [1 ]
机构
[1] New Jersey Inst Technol, Dept Elect & Comp Engn, Newark, NJ 07102 USA
关键词
Discrete cosine transform (DCT); multiplierless DCT; power dissipation; constant matrix multiplication (CMM); MULTIPLICATION; ALGORITHM; TRANSFORM; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A multiplierless discrete cosine transform (DCT) architecture is proposed to improve the power efficiency of image/video coders. Power reduction is achieved by minimizing both the number of arithmetic operations and their bit width. To minimize arithmetic-operation redundancy, our DCT design focuses on Chen's factorization approach and the constant matrix multiplication (CMM) problem. The 8x1 DCT is decomposed using six two-input butterfly networks. Each butterfly is for 2x2 matrix multiplication and requires a maximum of eight adders/subtractors with 13-bit cosine coefficients. Consequently, the proposed 8x1 DCT architecture is composed of 56 adders and subtractors, which represent a reduction of 61.9% and 46.1% in arithmetic operations compared to the conventional NEDA and CORDIC architectures, respectively. To further improve the power efficiency, an adaptive companding scheme is proposed. The proposed DCT architecture was implemented on a Xilinx FPGA. The results from power estimation show that our architecture can reduce the power dissipation by up to 90% compared to conventional multiplierless DCT architectures.
引用
收藏
页码:287 / 290
页数:4
相关论文
共 50 条
  • [1] Low-power multiplierless DCT architecture using image data correlation
    Jeong, H
    Kim, J
    Cho, WK
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2004, 50 (01) : 262 - 267
  • [2] Low-complexity multiplierless DCT approximations for low-power HEVC digital IP cores
    Kulasekera, Sunera C.
    Madanayake, Arjuna
    Cintra, Renato J.
    Bayer, Fabio M.
    Potluri, Uma
    GEOSPATIAL INFOFUSION AND VIDEO ANALYTICS IV; AND MOTION IMAGERY FOR ISR AND SITUATIONAL AWARENESS II, 2014, 9089
  • [3] Multiplierless 16-point DCT approximation for low-complexity image and video coding
    Thiago L. T. da Silveira
    Raíza S. Oliveira
    Fábio M. Bayer
    Renato J. Cintra
    Arjuna Madanayake
    Signal, Image and Video Processing, 2017, 11 : 227 - 233
  • [4] Multiplierless 16-point DCT approximation for low-complexity image and video coding
    da Silveira, Thiago L. T.
    Oliveira, Raiza S.
    Bayer, Fabio M.
    Cintra, Renato J.
    Madanayake, Arjuna
    SIGNAL IMAGE AND VIDEO PROCESSING, 2017, 11 (02) : 227 - 233
  • [5] On the low-power design of DCT and IDCT for low bit-rate video codecs
    August, N
    Ha, DS
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 203 - 207
  • [6] A novel algorithm for low-power image and video coding
    Masselos, K
    Merakos, P
    Stouraitis, T
    Goutis, CE
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1998, 8 (03) : 258 - 263
  • [7] A Low-Power, High-Speed DCT architecture for image compression: principle and implementation
    Jridi, M.
    Alfalou, A.
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 304 - 309
  • [8] Low-power data-dependent 8 x 8 DCT/IDCT for video compression
    Pai, CY
    Lynch, WE
    Al-Khalili, AJ
    IEE PROCEEDINGS-VISION IMAGE AND SIGNAL PROCESSING, 2003, 150 (04): : 245 - 255
  • [9] Low-power Multi-Size HEVC DCT Architecture Proposal for QFHD Video Processing
    Martinez, Luana Vieira
    Livi Ramos, Fabio Luis
    Zatt, Bruno
    Porto, Marcelo
    Bampi, Sergio
    2017 30TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2017): CHOP ON SANDS, 2017, : 41 - 46
  • [10] Nearly lossless content-dependent low-power DCT design for mobile video applications
    Lin, CP
    Tseng, PC
    Chen, LG
    2005 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO (ICME), VOLS 1 AND 2, 2005, : 1239 - 1242