Optimisation of on-chip design-for-test infrastructure for maximal multi-site test throughput

被引:15
|
作者
Goel, SK [1 ]
Marinissen, EJ [1 ]
机构
[1] Philips Res Labs, IC Design, Digital Design & Test, NL-5656 AA Eindhoven, Netherlands
来源
关键词
D O I
10.1049/ip-cdt:20050046
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-site testing is a popular and effective way to increase test throughput and reduce test costs. The authors pro\pose a test flow with large multi-site testing during wafer test, enabled by a narrow SOC-ATE test interface, and relatively small multi-site testing during final (packaged-IC) test, in which all SOC pins need to be contacted. They present a throughput model for multi-site testing, valid for both wafer test and final test, which considers the effects of test time, index time, abort-on-fail and re-test after contact fails. Conventional multi-site testing requires sufficient ATE channels to allow testing of multiple SOCs in parallel. Instead, a given fixed ATE is assumed, and for a given SOC they design and optimise the on-chip design-for-test infrastructure, in order to maximise the throughput during wafer test. The on-chip DfT consists of an E-RPCT wrapper, and, for modularly tested SOCs, module wrappers and TAMs. Subsequently, for the designed test infrastructure, they also maximise the test throughput for final test by tuning its multi-site number. Finally, they present experimental results for the ITC'02 SOC Test Benchmarks and a complex Philips SOC.
引用
收藏
页码:442 / 456
页数:15
相关论文
共 50 条
  • [1] On-chip test infrastructure design for optimal multi-site testing of system chips
    Goel, SK
    Marinissen, EJ
    [J]. DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 44 - 49
  • [2] A Design-For-Test Apparatus for Measuring On-Chip Temperature with Fine Granularity
    Tandon, James S.
    Sasaki, Masahiro
    Ikeda, Makoto
    Asada, Kunihiro
    [J]. 2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED), 2012, : 27 - 32
  • [3] A New Multi-site Test for System-on-Chip Using Multi-site Star Test Architecture
    Han, Dongkwan
    Lee, Yong
    Kang, Sungho
    [J]. ETRI JOURNAL, 2014, 36 (02) : 293 - 300
  • [4] Design-for-test of asynchronous Networks-On-Chip
    Tran, Xuan-Tu
    Beroulle, Vincent
    Durupt, Jean
    Robach, Chantal
    Bertrand, Francois
    [J]. PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 163 - +
  • [5] A Secure Design-for-Test Infrastructure for Lifetime Security of SoCs
    Backer, Jerry
    Ali, Sk Subidh
    Rosenfeld, Kurt
    Hely, David
    Sinanoglu, Ozgur
    Karri, Ramesh
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 37 - 40
  • [6] Efficient Design-for-Test Approach for Networks-on-Chip
    Wang, Junshi
    Ebrahimi, Masoumeh
    Huang, Letian
    Xie, Xuan
    Li, Qiang
    Li, Guangjun
    Jantsch, Axel
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2019, 68 (02) : 198 - 213
  • [7] A self-refereed design-for-test structure of CP-PLL for on-chip jitter measurement
    Xia, Lanhua
    Wu, Jianhui
    Cai, Zhikuang
    [J]. IEICE ELECTRONICS EXPRESS, 2018, 15 (04):
  • [8] Integrating Design-for-Test Techniques for On-Line Test of System-on-Chip
    Wang Ying
    Fan Xinnan
    [J]. PROCEEDINGS OF THE THIRD INTERNATIONAL SYMPOSIUM ON TEST AUTOMATION & INSTRUMENTATION, VOLS 1 - 4, 2010, : 31 - 34
  • [9] Multi-site On-chip Current Sensor for Electromigration Monitoring
    Wang, Tianhan
    Chen, Degang
    Geiger, Randall
    [J]. 2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [10] A scalable, low cost design-for-test architecture for UltraSPARC™ chip multi-processors
    Parulkar, I
    Ziaja, T
    Pendurkar, R
    D'Souza, A
    Majumdar, A
    [J]. INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, : 726 - 735