Optimisation of on-chip design-for-test infrastructure for maximal multi-site test throughput

被引:15
|
作者
Goel, SK [1 ]
Marinissen, EJ [1 ]
机构
[1] Philips Res Labs, IC Design, Digital Design & Test, NL-5656 AA Eindhoven, Netherlands
来源
关键词
D O I
10.1049/ip-cdt:20050046
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-site testing is a popular and effective way to increase test throughput and reduce test costs. The authors pro\pose a test flow with large multi-site testing during wafer test, enabled by a narrow SOC-ATE test interface, and relatively small multi-site testing during final (packaged-IC) test, in which all SOC pins need to be contacted. They present a throughput model for multi-site testing, valid for both wafer test and final test, which considers the effects of test time, index time, abort-on-fail and re-test after contact fails. Conventional multi-site testing requires sufficient ATE channels to allow testing of multiple SOCs in parallel. Instead, a given fixed ATE is assumed, and for a given SOC they design and optimise the on-chip design-for-test infrastructure, in order to maximise the throughput during wafer test. The on-chip DfT consists of an E-RPCT wrapper, and, for modularly tested SOCs, module wrappers and TAMs. Subsequently, for the designed test infrastructure, they also maximise the test throughput for final test by tuning its multi-site number. Finally, they present experimental results for the ITC'02 SOC Test Benchmarks and a complex Philips SOC.
引用
收藏
页码:442 / 456
页数:15
相关论文
共 50 条
  • [31] A Wirelessly Powered Reconfigurable FDD Radio With On-Chip Antennas for Multi-Site Neural Interfaces
    Rahmani, Hamed
    Babakhani, Aydin
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (10) : 3177 - 3190
  • [32] Multi-site collaboration in system on chip design and validation: The Intel experience
    Paranjape, Ketan
    PROCEEDINGS OF THE 2006 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2006, : 1 - 1
  • [33] Logic design for on-chip test clock generation - Implementation details and impact on delay test quality
    Beck, M
    Barondeau, O
    Kaibel, M
    Poehl, F
    Lin, XJ
    Press, R
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 56 - 61
  • [34] Multi-site performance evaluation of the AxSYM anti-CCP test
    Vasishta, A.
    Herold, M.
    Klotz, W.
    Visch, G.
    Dikkeschei, L.
    Remijn, J.
    ANNALS OF THE RHEUMATIC DISEASES, 2007, 66 : 572 - 572
  • [35] Effects of Examiner Error on Neuropsychological Test Results in a Multi-site Study
    Kozora, E.
    Kongs, S.
    Hampton, M.
    Zhang, Lening
    CLINICAL NEUROPSYCHOLOGIST, 2008, 22 (06) : 977 - 988
  • [36] On-Chip SOC Test Platform Design Based on IEEE 1500 Standard
    Lee, Kuen-Jong
    Hsieh, Tong-Yu
    Chang, Ching-Yao
    Hong, Yu-Ting
    Huang, Wen-Cheng
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (07) : 1134 - 1139
  • [37] Area and Test Cost Reduction for On-Chip Wireless Test Channels with System-Level Design Techniques
    Hsu, Chun-Kai
    Denq, Li-Ming
    Wang, Mao-Yin
    Liou, Jing-Jia
    Huang, Chih-Tsun
    Wu, Cheng-Wen
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 245 - +
  • [38] Advanced Low Pin Count Test Architecture for Efficient Multi-Site Testing
    Seo, Sungyoul
    Lee, Young-Woo
    Lim, Hyeonchan
    Kang, Sungho
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2020, 33 (03) : 391 - 403
  • [39] Multi-Site Test of RF Transceivers on Low-Cost Digital ATE
    Kore, Ivo
    Schuffenhauer, Ben
    Demmerle, Frank
    Neugebauer, Frank
    Pfahl, Gert
    Rautmann, Dirk
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,
  • [40] On-chip Carba NP test for accurate and high throughput detection of carbapenemase-producing Enterobacteriaceae
    Wasey, Abdul
    Yang, Jianhua
    Sun, Dan
    He, Yuan
    Zhang, Ce
    TALANTA, 2020, 210 (210)