Optimisation of on-chip design-for-test infrastructure for maximal multi-site test throughput

被引:15
|
作者
Goel, SK [1 ]
Marinissen, EJ [1 ]
机构
[1] Philips Res Labs, IC Design, Digital Design & Test, NL-5656 AA Eindhoven, Netherlands
来源
关键词
D O I
10.1049/ip-cdt:20050046
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-site testing is a popular and effective way to increase test throughput and reduce test costs. The authors pro\pose a test flow with large multi-site testing during wafer test, enabled by a narrow SOC-ATE test interface, and relatively small multi-site testing during final (packaged-IC) test, in which all SOC pins need to be contacted. They present a throughput model for multi-site testing, valid for both wafer test and final test, which considers the effects of test time, index time, abort-on-fail and re-test after contact fails. Conventional multi-site testing requires sufficient ATE channels to allow testing of multiple SOCs in parallel. Instead, a given fixed ATE is assumed, and for a given SOC they design and optimise the on-chip design-for-test infrastructure, in order to maximise the throughput during wafer test. The on-chip DfT consists of an E-RPCT wrapper, and, for modularly tested SOCs, module wrappers and TAMs. Subsequently, for the designed test infrastructure, they also maximise the test throughput for final test by tuning its multi-site number. Finally, they present experimental results for the ITC'02 SOC Test Benchmarks and a complex Philips SOC.
引用
收藏
页码:442 / 456
页数:15
相关论文
共 50 条
  • [41] A multi-site evaluation of a proposed test for verifying hearing aid maximum output
    Keidser, Gitte
    Bentler, Ruth
    Kiessling, Juergen
    INTERNATIONAL JOURNAL OF AUDIOLOGY, 2010, 49 (01) : 14 - 23
  • [42] Safety and efficacy of no-test medication abortion: A retrospective multi-site study
    Upadhyay, U.
    Raymond, E.
    Koenig, L.
    Coplon, L.
    Ricci, S.
    Kaneshiro, B.
    Boraas, C.
    Winikoff, B.
    CONTRACEPTION, 2021, 103 (05) : 374 - 374
  • [43] On-Chip Antenna Test Structure Design with Reduced Sensitivity to Probe Pad Effects
    Liu, Duixian
    Dickson, Timothy O.
    Valdes-Garcia, Alberto
    2018 IEEE ANTENNAS AND PROPAGATION SOCIETY INTERNATIONAL SYMPOSIUM ON ANTENNAS AND PROPAGATION & USNC/URSI NATIONAL RADIO SCIENCE MEETING, 2018, : 361 - 362
  • [44] Design and System-Level Simulation of a Novel On-Chip Test Based on Macromodels
    Guan, Le
    Gao, JiaLi
    Chu, JinKui
    MEMS/NEMS NANO TECHNOLOGY, 2011, 483 : 38 - +
  • [45] Design of an on-chip Test Pattern Generator without Prohibited Pattern Set (PPS)
    Ganguly, N
    Sikdar, BK
    Chaudhuri, PP
    ASP-DAC/VLSI DESIGN 2002: 7TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE AND 15TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2002, : 689 - 694
  • [46] Analytical Model for Multi-site Efficiency with Parallel to Serial Test Times, Yield and Clustering
    Velamati, Naveen
    Daasch, Robert
    2009 27TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2009, : 270 - 275
  • [47] THE EFFECTIVENESS OF THE LORAZEPAM CHALLENGE TEST IN PEDIATRIC CATATONIA: A MULTI-SITE RETROSPECTIVE COHORT STUDY
    Luccarelli, James
    JOURNAL OF THE AMERICAN ACADEMY OF CHILD AND ADOLESCENT PSYCHIATRY, 2024, 63 (10): : S318 - S318
  • [48] Reproducibility of inhomogeneous magnetization transfer (ihMT): A test-retest, multi-site study
    Zhang, Lei
    Chen, Tao
    Tian, Hongzhe
    Xue, Hongqiang
    Ren, Huipeng
    Li, Li
    Fan, Qing
    Wen, Baohong
    Ren, Zhuanqin
    MAGNETIC RESONANCE IMAGING, 2019, 57 : 243 - 249
  • [49] An on-chip test clock control scheme for multi-clock at-speed testing
    Fan, Xiao-Xin
    Hu, Y. U.
    Wang, Laung-Terng
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 341 - +
  • [50] A Novel RF Self Test for a Combo SoC on Digital ATE with Multi-Site Applications
    Peng, Chun-Hsien
    Yang, ChiaYu
    Tsu, Adonis
    Tsai, Chung-Jin
    Chen, Yosen
    Lin, C. -Y.
    Hong, Kai
    Kao, Kaipon
    Liang, Paul
    Tsai, C. -L.
    Chien, Charles
    Hwang, H. -C.
    2014 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2014,