Optimisation of on-chip design-for-test infrastructure for maximal multi-site test throughput

被引:15
|
作者
Goel, SK [1 ]
Marinissen, EJ [1 ]
机构
[1] Philips Res Labs, IC Design, Digital Design & Test, NL-5656 AA Eindhoven, Netherlands
来源
关键词
D O I
10.1049/ip-cdt:20050046
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-site testing is a popular and effective way to increase test throughput and reduce test costs. The authors pro\pose a test flow with large multi-site testing during wafer test, enabled by a narrow SOC-ATE test interface, and relatively small multi-site testing during final (packaged-IC) test, in which all SOC pins need to be contacted. They present a throughput model for multi-site testing, valid for both wafer test and final test, which considers the effects of test time, index time, abort-on-fail and re-test after contact fails. Conventional multi-site testing requires sufficient ATE channels to allow testing of multiple SOCs in parallel. Instead, a given fixed ATE is assumed, and for a given SOC they design and optimise the on-chip design-for-test infrastructure, in order to maximise the throughput during wafer test. The on-chip DfT consists of an E-RPCT wrapper, and, for modularly tested SOCs, module wrappers and TAMs. Subsequently, for the designed test infrastructure, they also maximise the test throughput for final test by tuning its multi-site number. Finally, they present experimental results for the ITC'02 SOC Test Benchmarks and a complex Philips SOC.
引用
收藏
页码:442 / 456
页数:15
相关论文
共 50 条
  • [21] ADC Multi-Site Test Based on a Pre-test with Digital Input Stimulus
    Xiaoqin Sheng
    Hans Kerkhoff
    Amir Zjajo
    Guido Gronthoud
    Journal of Electronic Testing, 2012, 28 : 393 - 404
  • [22] ADC Multi-Site Test Based on a Pre-test with Digital Input Stimulus
    Sheng, Xiaoqin
    Kerkhoff, Hans
    Zjajo, Amir
    Gronthoud, Guido
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2012, 28 (04): : 393 - 404
  • [23] Maximal Connectivity Test with Channel-Open Faults in On-Chip Communication Networks
    Biswajit Bhowmik
    Journal of Electronic Testing, 2020, 36 : 385 - 408
  • [24] Maximal Connectivity Test with Channel-Open Faults in On-Chip Communication Networks
    Bhowmik, Biswajit
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2020, 36 (03): : 385 - 408
  • [25] Algorithms for ADC Multi-site Test with Digital Input Stimulus
    Sheng, Xiaoqin
    Kerkhoff, Hans
    Zjajo, Amir
    Gronthoud, Guido
    ETS 2009: EUROPEAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 45 - +
  • [26] On-chip test embedding for multi-Weighted Random LFSRs
    Kagaris, D
    Tragoudas, S
    Majumdar, A
    1998 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 1998, : 135 - 143
  • [27] A Multi-Site Test Solution for Quadrature Modulation RF Transceivers
    Erdogan, Erdem S.
    Ozev, Sule
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (09) : 1421 - 1425
  • [28] An evolutionary approach to the design of on-chip pseudorandom test pattern generators
    Favalli, M
    Dalpasso, M
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2002 PROCEEDINGS, 2002, : 1122 - 1122
  • [29] Wideband RF Detector Design for High Performance On-Chip Test
    Quoc-Tai Duong
    Dabrowski, Jerzy J.
    2012 NORCHIP, 2012,
  • [30] Design of hierarchical cellular automata for on-chip test pattern generator
    Sikdar, BK
    Ganguly, N
    Chaudhuri, PP
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (12) : 1530 - 1539