Maximal Connectivity Test with Channel-Open Faults in On-Chip Communication Networks

被引:3
|
作者
Bhowmik, Biswajit [1 ]
机构
[1] Natl Inst Technol Karnataka, Dept Comp Sci & Engn, Surathkal 575025, India
关键词
Channel-open fault; Test for reliability and yield; Partial and full packet loss; Maximal connectivity test; The 4-corner principle; On-line performance evaluation; TEST-PATTERN GENERATION; INTERCONNECT; ARCHITECTURES; DIAGNOSIS;
D O I
10.1007/s10836-020-05878-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The networks-on-chip (NoCs) as the prevalent interconnection infrastructure have been continuously replacing the contemporary chip microprocessors (CMPs) while high performance computing is the dominant consideration. Aggressive technology scaling progressively reduces the feature size of the chips resulting in increasing susceptibility to failures and breakdowns due to open faults on communication channels. The reliability and performance issues are then becoming more critical requirement in both current and future NoC-based CMPs. This paper first presents an on-line, distributed built-in-self-test (BIST) oriented test mechanism that particularly detects open faults on communication channels and identifies faulty wires from the channels in NoCs. Next, a suitable test scheduling scheme is presented in order to reduce the overall test time and related performance overhead due the fault. Such scheduling scheme makes the present test solution scalable with large scale NoC architectures in general. Implementation of the test mechanism takes little hardware area and few clocks to detect the fault in channels. The on-line evaluation of the proposed test solution demonstrates the effect of the channel-open faults on the NoC performance characteristics at large real like synthetic traffic. In comparison to wide range of prior works on 16-bit networks, the present scheme provides many advantages, e.g., it improves hardware area overhead by 35.36-67.73% and saves the test time by 96.43%. packet latency and energy consumption by 5.83-42.79% and 6.24-46.38%, respectively on the networks, the proposed scheme becomes competitive with the existing works.
引用
收藏
页码:385 / 408
页数:24
相关论文
共 50 条
  • [1] Maximal Connectivity Test with Channel-Open Faults in On-Chip Communication Networks
    Biswajit Bhowmik
    Journal of Electronic Testing, 2020, 36 : 385 - 408
  • [2] Reliability-Aware Test Methodology for Detecting Short-Channel Faults in On-Chip Networks
    Bhowmik, Biswajit
    Biswas, Santosh
    Deka, Jatindra Kumar
    Bhattacharya, Bhargab B.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (06) : 1026 - 1039
  • [3] Universal on-Chip Communication Channel
    Rahimian, Mohammad Ali
    Mohammadi, Siamak
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 129 - 135
  • [4] Detection and Localization of Channel-Short Faults in Regular On-Chip Interconnection Networks
    Bhowmik B.
    SN Computer Science, 4 (5)
  • [5] A virtual channel router for on-chip networks
    Kavaldjiev, N
    Smit, GJM
    Jansen, PG
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 289 - 293
  • [6] On-chip test and repair of memories for static and dynamic faults
    Thakur, Sanjay K.
    Parekhji, Rubin A.
    Chandorkar, A. N.
    2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 842 - +
  • [7] Inference of channel types in micro-architectural models of on-chip communication networks
    van Gastel, Bernard
    Verbeek, Freek
    Schmaltz, Julien
    2014 22ND INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2014,
  • [8] On-chip communication for neuro-glia networks
    Martin, George
    Harkin, Jim
    McDaid, Liam J.
    Wade, John J.
    Liu, Junxiu
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2018, 12 (04): : 130 - 138
  • [9] Cycle Stealing and Channel Management for On-chip Networks
    Lin, Jwo-An
    Tsai, Yung-Chou
    Lin, Tay-Jyi
    Hsu, Yarsun
    HPCC 2008: 10TH IEEE INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS, PROCEEDINGS, 2008, : 53 - +
  • [10] Networks-on-chip: The quest for on-chip fault-tolerant communication
    Marculescu, R
    ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 8 - 12