Maximal Connectivity Test with Channel-Open Faults in On-Chip Communication Networks

被引:3
|
作者
Bhowmik, Biswajit [1 ]
机构
[1] Natl Inst Technol Karnataka, Dept Comp Sci & Engn, Surathkal 575025, India
关键词
Channel-open fault; Test for reliability and yield; Partial and full packet loss; Maximal connectivity test; The 4-corner principle; On-line performance evaluation; TEST-PATTERN GENERATION; INTERCONNECT; ARCHITECTURES; DIAGNOSIS;
D O I
10.1007/s10836-020-05878-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The networks-on-chip (NoCs) as the prevalent interconnection infrastructure have been continuously replacing the contemporary chip microprocessors (CMPs) while high performance computing is the dominant consideration. Aggressive technology scaling progressively reduces the feature size of the chips resulting in increasing susceptibility to failures and breakdowns due to open faults on communication channels. The reliability and performance issues are then becoming more critical requirement in both current and future NoC-based CMPs. This paper first presents an on-line, distributed built-in-self-test (BIST) oriented test mechanism that particularly detects open faults on communication channels and identifies faulty wires from the channels in NoCs. Next, a suitable test scheduling scheme is presented in order to reduce the overall test time and related performance overhead due the fault. Such scheduling scheme makes the present test solution scalable with large scale NoC architectures in general. Implementation of the test mechanism takes little hardware area and few clocks to detect the fault in channels. The on-line evaluation of the proposed test solution demonstrates the effect of the channel-open faults on the NoC performance characteristics at large real like synthetic traffic. In comparison to wide range of prior works on 16-bit networks, the present scheme provides many advantages, e.g., it improves hardware area overhead by 35.36-67.73% and saves the test time by 96.43%. packet latency and energy consumption by 5.83-42.79% and 6.24-46.38%, respectively on the networks, the proposed scheme becomes competitive with the existing works.
引用
收藏
页码:385 / 408
页数:24
相关论文
共 50 条
  • [31] Priority Assignment for Real-Time Wormhole Communication in On-Chip Networks
    Shi, Zheng
    Burns, Alan
    RTSS: 2008 REAL-TIME SYSTEMS SYMPOSIUM, PROCEEDINGS, 2008, : 421 - 430
  • [32] Compiler-directed channel allocation for saving power in on-chip networks
    Chen, GY
    Li, FH
    Kandemir, M
    ACM SIGPLAN NOTICES, 2006, 41 (01) : 194 - 205
  • [33] Assessment of On-chip Wireless Communication Networks Based on Integrated Dielectric Antennas
    Calo, Giovanna
    Bellanca, Gaetano
    Fuschini, Franco
    Barbiroli, Marina
    Tralli, Velio
    Bozzetti, Michele
    Alam, Badrul
    Stomeo, Tiziana
    Nanni, Jacopo
    Dehkordi, Jinous Shafiei
    Petruzzelli, Vincenzo
    2020 22ND INTERNATIONAL CONFERENCE ON TRANSPARENT OPTICAL NETWORKS (ICTON 2020), 2020,
  • [34] A Performance Model of Multicast Communication in Wormhole-Routed Networks on-Chip
    Moadeli, Mahmoud
    Vanderbauwhede, Wim
    2009 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-5, 2009, : 2665 - 2672
  • [35] Performance-Aware Test Scheduling for Diagnosing Coexistent Channel Faults in Topology-Agnostic Networks-on-Chip
    Bhowmik, Biswajit
    Deka, Jatindra Kumar
    Biswas, Santosh
    Bhattacharya, Bhargab B.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2019, 24 (02)
  • [36] An On-Line Test Solution for Addressing Interconnect Shorts in on-Chip Networks
    Bhowmik, Biswajit
    Deka, Jatindra Kumar
    Biswas, Santosh
    2016 IEEE 22ND INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2016, : 9 - 12
  • [37] A Topology-Agnostic Test Model for Link Shorts in On-Chip Networks
    Bhowmik, Biswajit
    Deka, Jatindra Kumar
    Biswas, Santosh
    Bhattacharya, Bhargab B.
    2016 IEEE INTERNATIONAL CONFERENCE ON SYSTEMS, MAN, AND CYBERNETICS (SMC), 2016, : 4561 - 4566
  • [38] Towards a Scalable Test Solution for the Analysis of Interconnect Shorts in on-Chip Networks
    Bhowmik, Biswajit
    Deka, Jatindra Kumar
    Biswas, Santosh
    2016 IEEE 24TH INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS AND SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS (MASCOTS), 2016, : 394 - 399
  • [39] When Clustering Shows Optimality Towards Analyzing Stuck-at Faults in Channels of on-Chip Networks
    Bhowmik, Biswajit
    Deka, Jatindra Kumar
    Biswas, Santosh
    PROCEEDINGS OF 2016 IEEE 18TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS; IEEE 14TH INTERNATIONAL CONFERENCE ON SMART CITY; IEEE 2ND INTERNATIONAL CONFERENCE ON DATA SCIENCE AND SYSTEMS (HPCC/SMARTCITY/DSS), 2016, : 868 - 875
  • [40] Guest Editorial: Electromagnetic Nanonetworks: From On-Chip Communication to Wearable and Implantable Networks
    Petrov, Vitaly
    Abadal, Sergi
    Han, Chong
    Galluccio, Laura
    Akyildiz, Ian F.
    Jornet, Josep M.
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2024, 42 (08) : 1963 - 1966