Maximal Connectivity Test with Channel-Open Faults in On-Chip Communication Networks

被引:3
|
作者
Bhowmik, Biswajit [1 ]
机构
[1] Natl Inst Technol Karnataka, Dept Comp Sci & Engn, Surathkal 575025, India
关键词
Channel-open fault; Test for reliability and yield; Partial and full packet loss; Maximal connectivity test; The 4-corner principle; On-line performance evaluation; TEST-PATTERN GENERATION; INTERCONNECT; ARCHITECTURES; DIAGNOSIS;
D O I
10.1007/s10836-020-05878-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The networks-on-chip (NoCs) as the prevalent interconnection infrastructure have been continuously replacing the contemporary chip microprocessors (CMPs) while high performance computing is the dominant consideration. Aggressive technology scaling progressively reduces the feature size of the chips resulting in increasing susceptibility to failures and breakdowns due to open faults on communication channels. The reliability and performance issues are then becoming more critical requirement in both current and future NoC-based CMPs. This paper first presents an on-line, distributed built-in-self-test (BIST) oriented test mechanism that particularly detects open faults on communication channels and identifies faulty wires from the channels in NoCs. Next, a suitable test scheduling scheme is presented in order to reduce the overall test time and related performance overhead due the fault. Such scheduling scheme makes the present test solution scalable with large scale NoC architectures in general. Implementation of the test mechanism takes little hardware area and few clocks to detect the fault in channels. The on-line evaluation of the proposed test solution demonstrates the effect of the channel-open faults on the NoC performance characteristics at large real like synthetic traffic. In comparison to wide range of prior works on 16-bit networks, the present scheme provides many advantages, e.g., it improves hardware area overhead by 35.36-67.73% and saves the test time by 96.43%. packet latency and energy consumption by 5.83-42.79% and 6.24-46.38%, respectively on the networks, the proposed scheme becomes competitive with the existing works.
引用
收藏
页码:385 / 408
页数:24
相关论文
共 50 条
  • [21] Towards Efficient On-Chip Communication: A Survey on Silicon Nanophotonics and Optical Networks-on-Chip
    Ul Nisa, Uzmat
    Bashir, Janibul
    JOURNAL OF SYSTEMS ARCHITECTURE, 2024, 152
  • [22] On-Chip Wireless Optical Communication: From Antenna Design to Channel Modelling
    Calo, Giovanna
    Bellanca, Gaetano
    Fuschini, Franco
    Barbiroli, Marina
    Kaplan, Ali Emre
    Bozzetti, Michele
    Alam, Badrul
    Bassi, Paolo
    Petruzzelli, Vincenzo
    2018 20TH ANNIVERSARY INTERNATIONAL CONFERENCE ON TRANSPARENT OPTICAL NETWORKS (ICTON), 2018,
  • [23] Transaction specific virtual channel allocation in QoS supported on-chip communication
    Al Faruque, Mohammad Abdullah
    Henkel, Joerg
    2007 IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, 2007, : 48 - 53
  • [24] Built-in Self Test Power and Test Time Analysis in On-chip Networks
    Senejani, Mahdieh Nadi
    Ghadiry, Mahdiar
    Ooi, Chia Yee
    Marsono, Muhammad Nadzir
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2015, 34 (04) : 1057 - 1075
  • [25] Built-in Self Test Power and Test Time Analysis in On-chip Networks
    Mahdieh Nadi Senejani
    Mahdiar Ghadiry
    Chia Yee Ooi
    Muhammad Nadzir Marsono
    Circuits, Systems, and Signal Processing, 2015, 34 : 1057 - 1075
  • [26] Real-time communication analysis for on-chip networks with wormhole switching
    Shi, Zheng
    Burns, Alan
    NOCS 2008: SECOND IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 161 - 170
  • [27] Analysis of on-chip communication properties in accelerator architectures for Deep Neural Networks
    Krichene, Hana
    Philippe, Jean-Marc
    2021 15TH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS 2021), 2021, : 9 - 14
  • [28] Bringing communication networks on a chip: Test and verification implications
    Vermeulen, B
    Dielissen, J
    Goossens, K
    Ciordas, C
    IEEE COMMUNICATIONS MAGAZINE, 2003, 41 (09) : 74 - 81
  • [29] Adaptive channel buffers in on-chip interconnection networks - A power and performance analysis
    Kodi, Avinash Karanth
    Sarathy, Ashwini
    Louri, Ahmed
    IEEE TRANSACTIONS ON COMPUTERS, 2008, 57 (09) : 1169 - 1181
  • [30] Low-latency virtual-channel routers for on-chip networks
    Mullins, R
    West, A
    Moore, S
    31ST ANNUAL INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE, PROCEEDINGS, 2004, : 188 - 197