Maximal Connectivity Test with Channel-Open Faults in On-Chip Communication Networks

被引:3
|
作者
Bhowmik, Biswajit [1 ]
机构
[1] Natl Inst Technol Karnataka, Dept Comp Sci & Engn, Surathkal 575025, India
关键词
Channel-open fault; Test for reliability and yield; Partial and full packet loss; Maximal connectivity test; The 4-corner principle; On-line performance evaluation; TEST-PATTERN GENERATION; INTERCONNECT; ARCHITECTURES; DIAGNOSIS;
D O I
10.1007/s10836-020-05878-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The networks-on-chip (NoCs) as the prevalent interconnection infrastructure have been continuously replacing the contemporary chip microprocessors (CMPs) while high performance computing is the dominant consideration. Aggressive technology scaling progressively reduces the feature size of the chips resulting in increasing susceptibility to failures and breakdowns due to open faults on communication channels. The reliability and performance issues are then becoming more critical requirement in both current and future NoC-based CMPs. This paper first presents an on-line, distributed built-in-self-test (BIST) oriented test mechanism that particularly detects open faults on communication channels and identifies faulty wires from the channels in NoCs. Next, a suitable test scheduling scheme is presented in order to reduce the overall test time and related performance overhead due the fault. Such scheduling scheme makes the present test solution scalable with large scale NoC architectures in general. Implementation of the test mechanism takes little hardware area and few clocks to detect the fault in channels. The on-line evaluation of the proposed test solution demonstrates the effect of the channel-open faults on the NoC performance characteristics at large real like synthetic traffic. In comparison to wide range of prior works on 16-bit networks, the present scheme provides many advantages, e.g., it improves hardware area overhead by 35.36-67.73% and saves the test time by 96.43%. packet latency and energy consumption by 5.83-42.79% and 6.24-46.38%, respectively on the networks, the proposed scheme becomes competitive with the existing works.
引用
收藏
页码:385 / 408
页数:24
相关论文
共 50 条
  • [41] Real-Time Communication Analysis with a Priority Share Policy in On-Chip Networks
    Shi, Zheng
    Burns, Alan
    PROCEEDINGS OF THE 21ST EUROMICRO CONFERENCE ON REAL-TIME SYSTEMS, 2009, : 3 - 12
  • [42] Butterfly and Benes-based on-chip communication networks for multiprocessor turbo decoding
    Moussa, Hazem
    Muller, Olivier
    Baghdadi, Amer
    Jezequel, Michel
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 654 - 659
  • [43] Delta Multi-Stage Interconnection Networks for Scalable Wireless On-Chip Communication
    Mnejja, Sirine
    Aydi, Yassine
    Abid, Mohamed
    Monteleone, Salvatore
    Catania, Vincenzo
    Palesi, Maurizio
    Patti, Davide
    ELECTRONICS, 2020, 9 (06) : 1 - 19
  • [44] Worst-Case Communication Time Analysis for On-Chip Networks With Finite Buffers
    Bomer, Rubens Vicente De Liz
    Zeferino, Cesar Albenes
    Seman, Laio Oriel
    Leithardt, Valderi Reis Quietinho
    IEEE ACCESS, 2023, 11 : 25120 - 25131
  • [45] On-chip networks: A scalable, communication-centric embedded system design paradigm
    Henkel, J
    Wolf, W
    Chakradhar, S
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 845 - 851
  • [46] An Efficient DVS Scheme for On-Chip Networks Using Reconfigurable Virtual Channel Allocators
    Sadrosadati, Mohammad
    Mirhosseini, Amirhossein
    Aghilinasab, Homa
    Sarbazi-Azad, Hamid
    2015 IEEE/ACM INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN (ISLPED), 2015, : 249 - 254
  • [47] Genetic-Algorithm-based Test Pattern Generation for Crosstalk Faults between On-Chip Aggressor and Victim
    Duganapalli, Kishore
    Palit, Ajoy K.
    Anheier, Walter
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (03)
  • [48] Towards Connectivity-Guaranteed Power-gating Large-scale On-chip Networks
    Ren, Pengju
    Kinsy, Michel A.
    Zhu, Mengjiao
    Zheng, Nanning
    2016 SEVENTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2016,
  • [49] Toward On-chip Functional Neuronal Networks: Computational Study on the Effect of Synaptic Connectivity on Neural Activity
    Foroushani, Armin Najarpour
    Ghafar-Zadeh, Ebrahim
    2014 36TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2014, : 1553 - 1556
  • [50] Lynx: An Efficient and Flexible Communication Schema for On-Chip and Off-Chip Applications in Distributed Static Industrial Networks
    Guzman-Miranda, Hipolito
    Alcaide, Abraham Marquez
    IEEE TRANSACTIONS ON INDUSTRIAL INFORMATICS, 2024, 20 (11) : 12542 - 12553